<!DOCTYPE HTML PUBLIC "-//W3C//DTD HTML 4.01 Transitional//EN">
<html><head><title>DPR-120 CTS Test Report</title>
<meta http-equiv="Content-Type" content="text/html; charset=Windows-1252">
<style>
TABLE.DOCUMENT{width: 100%;}
P.CONTENTS{font-weight: bold;font-family: "Arial";font-size: 11pt;margin-left: 0.3cm;margin-top: 10;margin-bottom: 0.3cm;color: #000000;}
P.HEADING{background-color: #BBC3FF;margin-top: 0;margin-bottom: 0.5cm;margin-left: 0cm;font-weight: bold;font-family: "Arial";font-size: 16pt;color: #000000;}
P.SUBHEADING{background-color: #BBC3FF;margin-top: 1.25cm;margin-bottom: 0.5cm;margin-left: 0.5cm;margin-right: 0;font-weight: bold;font-family: "Arial";font-size: 12pt;color: #000000;text-transform: uppercase;}
P.GREENSUBHEADING{background-color: #DCFABC;margin-top: 0.5cm;margin-bottom: 0.5cm;margin-left: 0.6cm; margin-right: 0; font-weight: bold;font-family: "Arial";font-size: 12pt;color: #000000;}
P.BODYTEXT{margin-top: 0;margin-bottom: 0;margin-left: 1.0cm;font-weight: medium;font-family: "Arial";font-size: 11pt;color: #000000;}
P.BODYDETAILTEXT{margin-top: 0;margin-bottom: 0;margin-left: 1.4cm;font-weight: medium;font-family: "Arial";font-size: 9pt;color: #000000;}
P.CONTENTS SELECT{font-weight: normal;font-family: "Arial";font-size: 11pt;width: 98%;margin-top: 0;text-align: left;}
</style>
<script type="text/javascript">
function Hide(iElementIndex) { document.getElementById("ID"+iElementIndex).style.display = 'none'; }
function Show(iElementIndex) { document.getElementById("ID"+iElementIndex).style.display = 'inline'; }
function HideAll(iDivCount) { for(var i=0;i<iDivCount;i++) { Hide(i); }}
function ShowAll(iDivCount) { for(var i=0;i<iDivCount;i++) { Show(i); }}
function ListHandler (iOptionValue) { if(iOptionValue==-1) { ShowAll(11); return; } HideAll(11); Show(iOptionValue); }
</script>
</head>
<body onload='ListHandler(0);'>
<div><p class="HEADING" id="top"> Unigraf DPR-120 CTS Test Report</p></div>
<div>
<table class="DOCUMENT" cellpadding="0" cellspacing="0">
<colgroup>
<col width="200">
<col width="*">
</colgroup>
<td><p class="CONTENTS">Select item to display</p></td>
<td><select id="testlist" onclick="ListHandler (document.getElementById ('testlist').value)" onkeyup="ListHandler (document.getElementById ('testlist').value)"></span>
<option value="0">Report Summary</option>
<option value="1">Test Summary</option>
<option value="2">(400.3.1.1) </option>
<option value="3">(400.3.1.2) </option>
<option value="4">(400.3.1.3) </option>
<option value="5">(400.3.1.4) </option>
<option value="6">(400.3.1.5) </option>
<option value="7">(400.3.1.6) </option>
<option value="8">(400.3.1.7) </option>
<option value="9">(400.3.1.8) </option>
<option value="10">(loop count > 5):</option>
<option value="-1">Show everything</option>
</select>
</td>
</table>
<div id="ID0">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Report summary</p>
<p class="GREENSUBHEADING"> DPR-120
<p class="BODYTEXT">
Serial Number: 1350C367
<br>Firmware Release Package: Firmware package Version 1.5
<br>Detailed version data: [F1.3.0_N1.0.0_A1.0.0_V1.1.4]
<br><br>DPR-120 Debug and Test Controller version: 1.5.5
<br><br>Report generated: 8:23, 15-4-2014<br>
</p></p><p class="GREENSUBHEADING"> DUT<p class="BODYTEXT">
Device/Model name:
<br>HW Revision:
<br>Serial number:
<br>Firmware version:
<br>Driver version:
<br><br>Testing conducted by:
<br><br>Remarks:
<p class="BODYDETAILTEXT">
</p></p></p><p class="GREENSUBHEADING"> Test results summary<p class="BODYTEXT">
Total number of test runs: 9<br>Passed test runs: 2<br>Failed test runs: 7<br>Skipped test runs: 0<br>Aborted test runs: 0
<br></p></p></div>
<div id="ID1">
<p class="BODYTEXT">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Summary of individual test runs</p>
<p class="GREENSUBHEADING"> (400.3.1.1) Successful LT at All Supported Lane Counts and Link Speeds: HBR2 Extension</p><p class="BODYTEXT">
Test Result: <b>PASSED</b><br>
<br><b>Test settings:</b><br>
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br></p>
<p class="GREENSUBHEADING"> (400.3.1.2) Successful LT with Request of Higher Differential Voltage Swing During Clock Recovery Sequence: HBR2 Extension</p><p class="BODYTEXT">
Test Result: <b>PASSED</b><br>
<br><b>Test settings:</b><br>
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br></p>
<p class="GREENSUBHEADING"> (400.3.1.3) Successful LT to a Lower Link Rate #1: Iterate at Max Voltage Swing: HBR2 Extension</p><p class="BODYTEXT">
Test Result: <b>FAILED</b><br>
<br><b>Test settings:</b><br>
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br></p>
<p class="GREENSUBHEADING"> (400.3.1.4) Successful LT to a Lower Link Rate #2: Iterate at Minimum Voltage Swing: HBR2 Extension</p><p class="BODYTEXT">
Test Result: <b>FAILED</b><br>
<br><b>Test settings:</b><br>
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br></p>
<p class="GREENSUBHEADING"> (400.3.1.5) Successful LT with Request of a Higher Pre-emphasis and Post Cursor 2 Setting During Channel Equalization Sequence</p><p class="BODYTEXT">
Test Result: <b>FAILED</b><br>
<br><b>Test settings:</b><br>
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br></p>
<p class="GREENSUBHEADING"> (400.3.1.6) Successful LT at Lower Link Rate Due to Loss of Symbol Lock During Channel Equalization Sequence: HBR2 Extension</p><p class="BODYTEXT">
Test Result: <b>FAILED</b><br>
<br><b>Test settings:</b><br>
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br></p>
<p class="GREENSUBHEADING"> (400.3.1.7) Unsuccessful LT at Lower Link Rate #1: Iterate at Max Voltage Swing: HBR2 Extension</p><p class="BODYTEXT">
Test Result: <b>FAILED</b><br>
<br><b>Test settings:</b><br>
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br></p>
<p class="GREENSUBHEADING"> (400.3.1.8) Unsuccessful LT at Lower Link Rate #2: Iterate at Minimum Voltage Swing: HBR2 Extension</p><p class="BODYTEXT">
Test Result: <b>FAILED</b><br>
<br><b>Test settings:</b><br>
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br></p>
<p class="GREENSUBHEADING"> (400.3.1.9) Unsuccessful LT due to Failure in Channel Equalization Sequence (loop count > 5): HBR2 Extension</p><p class="BODYTEXT">
Test Result: <b>FAILED</b><br>
<br><b>Test settings:</b><br>
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br></p></p></div><div id="ID2">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Test Details, Test 1</p>
<p class="GREENSUBHEADING"> (400.3.1.1) Successful LT at All Supported Lane Counts and Link Speeds: HBR2 Extension</p>
<p class="BODYTEXT">
Test Result: <b>PASSED</b>
<br><br><b>Test Settings:</b></p>
<p class="BODYTEXT">
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br>
</p><p class="GREENSUBHEADING"> Test Log</p><p class="BODYTEXT">
<br>Starting Test: (400.3.1.1) Successful LT at All Supported Lane Counts and Link Speeds: HBR2 Extension.
<br>
<br>Set MAX_LINK_RATE = 06h, MAX_LANE_COUNT = 1
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   06 81
<br>Source DUT sets LANE_COUNT_SET = 1
<br>Source DUT sets LINK_BW_SET = 06h
<br>   AUX WR:  0x102:  2   21 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 1 lanes
<br>CR lock succeeded on all active lanes
<br>   AUX RD:  0x202:  6   01 00 80 00 00 00
<br>   AUX WR:  0x102:  2   23 00
<br>Source DUT writes TRAINING_PATTERN_SET = 23h
<br>_EQ LT iter_, 1 lanes
<br>Equalization succeeded on all active lanes
<br>Symbol lock succeeded on all active lanes
<br>   AUX RD:  0x202:  6   07 00 81 00 00 00
<br>   AUX WR:  0x102:  1   00
<br>Source DUT writes TRAINING_PATTERN_SET = 0h
<br>Link training OK
<br>
<br>Set MAX_LINK_RATE = 06h, MAX_LANE_COUNT = 2
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   07 00 81 00 00 00
<br>   AUX RD:  0x202:  6   07 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   06 82
<br>Source DUT sets LANE_COUNT_SET = 2
<br>Source DUT sets LINK_BW_SET = 06h
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>CR lock succeeded on all active lanes
<br>   AUX RD:  0x202:  6   11 00 80 00 00 00
<br>   AUX WR:  0x102:  3   23 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 23h
<br>_EQ LT iter_, 2 lanes
<br>   AUX RD:  0x202:  6   11 00 80 00 44 44
<br>   AUX WR:  0x103:  2   08 08
<br>_EQ LT iter_, 2 lanes
<br>Equalization succeeded on all active lanes
<br>Symbol lock succeeded on all active lanes
<br>All lanes are properly skewed
<br>   AUX RD:  0x202:  6   77 00 81 00 44 44
<br>   AUX WR:  0x102:  1   00
<br>Source DUT writes TRAINING_PATTERN_SET = 0h
<br>Link training OK
<br>Test PASSED
<br>
<br><br></p></div><div id="ID3">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Test Details, Test 2</p>
<p class="GREENSUBHEADING"> (400.3.1.2) Successful LT with Request of Higher Differential Voltage Swing During Clock Recovery Sequence: HBR2 Extension</p>
<p class="BODYTEXT">
Test Result: <b>PASSED</b>
<br><br><b>Test Settings:</b></p>
<p class="BODYTEXT">
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br>
</p><p class="GREENSUBHEADING"> Test Log</p><p class="BODYTEXT">
<br>Starting Test: (400.3.1.2) Successful LT with Request of Higher Differential Voltage Swing During Clock Recovery Sequence: HBR2 Extension.
<br>
<br>Set MAX_LINK_RATE = 06h, MAX_LANE_COUNT = 2
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   06 82
<br>Source DUT sets LANE_COUNT_SET = 2
<br>Source DUT sets LINK_BW_SET = 06h
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 1
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 11 11
<br>   AUX WR:  0x103:  2   01 01
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 2
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 66 66
<br>   AUX WR:  0x103:  2   2E 2E
<br>_CR LT iter_, 2 lanes
<br>   AUX RD:  0x202:  6   00 00 80 00 CC CC
<br>   AUX WR:  0x102:  3   21 00 00
<br>_CR LT iter_, 2 lanes
<br>   AUX RD:  0x202:  6   00 00 80 00 CC CC
<br>   AUX WR:  0x103:  2   38 38
<br>_CR LT iter_, 2 lanes
<br>CR lock succeeded on all active lanes
<br>   AUX RD:  0x202:  6   11 00 80 00 CC CC
<br>   AUX WR:  0x102:  3   23 38 38
<br>Source DUT writes TRAINING_PATTERN_SET = 23h
<br>_EQ LT iter_, 2 lanes
<br>Equalization succeeded on all active lanes
<br>Symbol lock succeeded on all active lanes
<br>All lanes are properly skewed
<br>   AUX RD:  0x202:  6   77 00 81 00 CC CC
<br>   AUX WR:  0x102:  1   00
<br>Source DUT writes TRAINING_PATTERN_SET = 0h
<br>Link training OK
<br>Test PASSED
<br>
<br><br></p></div><div id="ID4">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Test Details, Test 3</p>
<p class="GREENSUBHEADING"> (400.3.1.3) Successful LT to a Lower Link Rate #1: Iterate at Max Voltage Swing: HBR2 Extension</p>
<p class="BODYTEXT">
Test Result: <b>FAILED</b>
<br><br><b>Test Settings:</b></p>
<p class="BODYTEXT">
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br>
</p><p class="GREENSUBHEADING"> Test Log</p><p class="BODYTEXT">
<br>Starting Test: (400.3.1.3) Successful LT to a Lower Link Rate #1: Iterate at Max Voltage Swing: HBR2 Extension.
<br>
<br>Set MAX_LINK_RATE = 0Ah, MAX_LANE_COUNT = 2
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   0A 82
<br>Source DUT sets LANE_COUNT_SET = 2
<br>Source DUT sets LINK_BW_SET = 0Ah
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 1
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 11 11
<br>   AUX WR:  0x103:  2   01 01
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 2
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 66 66
<br>   AUX WR:  0x103:  2   2E 2E
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 2
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 EE EE
<br>   AUX WR:  0x102:  3   21 00 00
<br>TRAINING_LANE0_SET.MAX_SWING_REACHED = 0
<br>TRAINING_LANE0_SET.VOLTAGE_SWING_SET not = 2
<br>TRAINING_LANE1_SET.MAX_SWING_REACHED = 0
<br>TRAINING_LANE1_SET.VOLTAGE_SWING_SET not = 2
<br>_CR LT iter_, 2 lanes
<br>_CR LT iter_, 2 lanes
<br>_EQ LT iter_, 2 lanes
<br>Test FAILED, step 17, error 23: Maximum voltage swing is not reached
<br>
<br><br></p></div><div id="ID5">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Test Details, Test 4</p>
<p class="GREENSUBHEADING"> (400.3.1.4) Successful LT to a Lower Link Rate #2: Iterate at Minimum Voltage Swing: HBR2 Extension</p>
<p class="BODYTEXT">
Test Result: <b>FAILED</b>
<br><br><b>Test Settings:</b></p>
<p class="BODYTEXT">
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br>
</p><p class="GREENSUBHEADING"> Test Log</p><p class="BODYTEXT">
<br>Starting Test: (400.3.1.4) Successful LT to a Lower Link Rate #2: Iterate at Minimum Voltage Swing: HBR2 Extension.
<br>
<br>Set MAX_LINK_RATE = 0Ah, MAX_LANE_COUNT = 2
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   0A 82
<br>Source DUT sets LANE_COUNT_SET = 2
<br>Source DUT sets LINK_BW_SET = 0Ah
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x102:  3   22 00 00
<br>_EQ LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 81 00 00 00
<br>   AUX WR:  0x100:  2   0A 82
<br>Source DUT sets LINK_BW_SET = 0Ah
<br>Expected LINK_BW_SET = 06h
<br>_CR LT iter_, 2 lanes
<br>_EQ LT iter_, 2 lanes
<br>Test FAILED, step 11, error 5: Link bandwidth does not match expected value
<br>
<br><br></p></div><div id="ID6">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Test Details, Test 5</p>
<p class="GREENSUBHEADING"> (400.3.1.5) Successful LT with Request of a Higher Pre-emphasis and Post Cursor 2 Setting During Channel Equalization Sequence</p>
<p class="BODYTEXT">
Test Result: <b>FAILED</b>
<br><br><b>Test Settings:</b></p>
<p class="BODYTEXT">
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br>
</p><p class="GREENSUBHEADING"> Test Log</p><p class="BODYTEXT">
<br>Starting Test: (400.3.1.5) Successful LT with Request of a Higher Pre-emphasis and Post Cursor 2 Setting During Channel Equalization Sequence.
<br>
<br>Set MAX_LINK_RATE = 06h, MAX_LANE_COUNT = 2
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   06 82
<br>Source DUT sets LANE_COUNT_SET = 2
<br>Source DUT sets LINK_BW_SET = 06h
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>CR lock succeeded on all active lanes
<br>   AUX RD:  0x202:  6   11 00 80 00 00 00
<br>   AUX WR:  0x102:  3   23 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 23h
<br>_EQ LT iter_, 2 lanes
<br>Set LANEx_x_STATUS = 1111h
<br>   AUX RD:  0x202:  6   11 11 80 00 44 44
<br>   AUX WR:  0x103:  2   08 08
<br>_EQ LT iter_, 2 lanes
<br>Set LANEx_x_STATUS = 1111h
<br>   AUX RD:  0x202:  6   11 11 81 00 88 88
<br>   AUX WR:  0x103:  2   10 10
<br>TRAINING_LANE0_SET.MAX_PREEMPHASIS_REACHED = 0
<br>TRAINING_LANE1_SET.MAX_PREEMPHASIS_REACHED = 0
<br>_EQ LT iter_, 2 lanes
<br>_EQ LT iter_, 2 lanes
<br>_EQ LT iter_, 2 lanes
<br>Test FAILED, step 16, error 29: Maximum pre-emphasis are not reached
<br>
<br><br></p></div><div id="ID7">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Test Details, Test 6</p>
<p class="GREENSUBHEADING"> (400.3.1.6) Successful LT at Lower Link Rate Due to Loss of Symbol Lock During Channel Equalization Sequence: HBR2 Extension</p>
<p class="BODYTEXT">
Test Result: <b>FAILED</b>
<br><br><b>Test Settings:</b></p>
<p class="BODYTEXT">
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br>
</p><p class="GREENSUBHEADING"> Test Log</p><p class="BODYTEXT">
<br>Starting Test: (400.3.1.6) Successful LT at Lower Link Rate Due to Loss of Symbol Lock During Channel Equalization Sequence: HBR2 Extension.
<br>
<br>Set MAX_LINK_RATE = 06h, MAX_LANE_COUNT = 2
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   06 82
<br>Source DUT sets LANE_COUNT_SET = 2
<br>Source DUT sets LINK_BW_SET = 06h
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>CR lock succeeded on all active lanes
<br>   AUX RD:  0x202:  6   11 00 80 00 00 00
<br>   AUX WR:  0x102:  3   23 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 23h
<br>_EQ LT iter_, 2 lanes
<br>Clear LANEx_x_STATUS
<br>Wait until Source DUT terminates link training
<br>   AUX RD:  0x202:  6   00 00 80 00 44 44
<br>   AUX WR:  0x100:  2   06 82
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>_EQ LT iter_, 2 lanes
<br>Test FAILED, step 12, error 13: Invalid Training Pattern
<br>
<br><br></p></div><div id="ID8">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Test Details, Test 7</p>
<p class="GREENSUBHEADING"> (400.3.1.7) Unsuccessful LT at Lower Link Rate #1: Iterate at Max Voltage Swing: HBR2 Extension</p>
<p class="BODYTEXT">
Test Result: <b>FAILED</b>
<br><br><b>Test Settings:</b></p>
<p class="BODYTEXT">
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br>
</p><p class="GREENSUBHEADING"> Test Log</p><p class="BODYTEXT">
<br>Starting Test: (400.3.1.7) Unsuccessful LT at Lower Link Rate #1: Iterate at Max Voltage Swing: HBR2 Extension.
<br>
<br>Set MAX_LINK_RATE = 06h, MAX_LANE_COUNT = 2
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   06 82
<br>Source DUT sets LANE_COUNT_SET = 2
<br>Source DUT sets LINK_BW_SET = 06h
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 1
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 11 11
<br>   AUX WR:  0x103:  2   01 01
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 2
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 66 66
<br>   AUX WR:  0x103:  2   2E 2E
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 2
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 EE EE
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>_CR LT iter_, 2 lanes
<br>_EQ LT iter_, 2 lanes
<br>Test FAILED, step 18, error 13: Invalid Training Pattern
<br>
<br><br></p></div><div id="ID9">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Test Details, Test 8</p>
<p class="GREENSUBHEADING"> (400.3.1.8) Unsuccessful LT at Lower Link Rate #2: Iterate at Minimum Voltage Swing: HBR2 Extension</p>
<p class="BODYTEXT">
Test Result: <b>FAILED</b>
<br><br><b>Test Settings:</b></p>
<p class="BODYTEXT">
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br>
</p><p class="GREENSUBHEADING"> Test Log</p><p class="BODYTEXT">
<br>Starting Test: (400.3.1.8) Unsuccessful LT at Lower Link Rate #2: Iterate at Minimum Voltage Swing: HBR2 Extension.
<br>
<br>Set MAX_LINK_RATE = 06h, MAX_LANE_COUNT = 2
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   06 82
<br>Source DUT sets LANE_COUNT_SET = 2
<br>Source DUT sets LINK_BW_SET = 06h
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x103:  2   00 00
<br>_CR LT iter_, 2 lanes
<br>Adjust request - voltage swing level 0
<br>Clear LANEx_x_STATUS
<br>   AUX RD:  0x202:  6   00 00 80 00 00 00
<br>   AUX WR:  0x102:  3   23 00 00
<br>Source DUT writes TRAINING_PATRN_SET = 23h
<br>_EQ LT iter_, 2 lanes
<br>Test FAILED, step 12, error 13: Invalid Training Pattern
<br>
<br><br></p></div><div id="ID10">
<p class="SUBHEADING" style="margin-left: 0; margin-top: 0;"> Test Details, Test 9</p>
<p class="GREENSUBHEADING"> (400.3.1.9) Unsuccessful LT due to Failure in Channel Equalization Sequence (loop count > 5): HBR2 Extension</p>
<p class="BODYTEXT">
Test Result: <b>FAILED</b>
<br><br><b>Test Settings:</b></p>
<p class="BODYTEXT">
DUT Capabilities:
<br>Max Lanes = 2 Lanes, Max Link Rate = RBR (1.62 Gbps)HPD Unplug timeout: 700 ms
<br>
<br>Test automation:
<br>LLCTS_TEST_LINK_TRAINING
<br>LLCTS_TEST_PATTERN
<br>LLCTS_TEST_AUDIO_PATTERN
<br>LLCTS_TEST_TIMING
<br>LLCTS_TEST_STEREO_3D
<br>Event indicating DUT ready = Link Training end.
<br>
</p><p class="GREENSUBHEADING"> Test Log</p><p class="BODYTEXT">
<br>Starting Test: (400.3.1.9) Unsuccessful LT due to Failure in Channel Equalization Sequence (loop count > 5): HBR2 Extension.
<br>
<br>Set MAX_LINK_RATE = 06h, MAX_LANE_COUNT = 2
<br>Long HPD Pulse (700 ms)
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>   AUX RD:  0x202:  6   77 00 81 00 00 00
<br>Wait until Source DUT writes to the LINK_BW_SET and LANE_COUNT_SET fields
<br>   AUX WR:  0x100:  2   06 82
<br>Source DUT sets LANE_COUNT_SET = 2
<br>Source DUT sets LINK_BW_SET = 06h
<br>   AUX WR:  0x102:  3   21 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 21h
<br>_CR LT iter_, 2 lanes
<br>CR lock succeeded on all active lanes
<br>   AUX RD:  0x202:  6   11 00 80 00 00 00
<br>   AUX WR:  0x102:  3   23 00 00
<br>Source DUT writes TRAINING_PATTERN_SET = 23h
<br>_EQ LT iter_, 2 lanes
<br>Set LANEx_x_STATUS = 1111h
<br>   AUX RD:  0x202:  6   11 11 80 00 44 44
<br>   AUX WR:  0x103:  2   08 08
<br>_EQ LT iter_, 2 lanes
<br>Set LANEx_x_STATUS = 1111h
<br>   AUX RD:  0x202:  6   11 11 81 00 88 88
<br>   AUX WR:  0x103:  2   10 10
<br>TRAINING_LANE0_SET.MAX_PREEMPHASIS_REACHED = 0
<br>TRAINING_LANE1_SET.MAX_PREEMPHASIS_REACHED = 0
<br>_EQ LT iter_, 2 lanes
<br>_EQ LT iter_, 2 lanes
<br>Test FAILED, step 18, error 29: Maximum pre-emphasis are not reached
<br>
<br><br></p></div> </div>
<hr>
<p class="BODYTEXT" style="text-align: center;">
Unigraf Oy<span style="color:#808080;"> |</span> Piispantilankuja 4 <span style="color:#808080;">|</span> 02240 Espoo <span style="color:#808080;">|</span> Finland <span style="color:#808080;">|</span> +358-9-859 550<br />
E-mail: <a href="mailto:info@unigraf.fi">info@unigraf.fi</a><span style="color:#808080;"> |</span> Web site: <a href="http://www.unigraf.fi">www.unigraf.fi</a>
</p>
</body>
</html>