[PATCH v4 04/10] PCI: Detect PCIe root ports for discrete USB4 controllers
Mario Limonciello
mario.limonciello at amd.com
Tue Feb 15 00:01:54 UTC 2022
Discrete USB4 controllers won't have ACPI nodes specifying which
root ports they are linked with when the software connection manager
creates tunnels. These PCIe root ports should be marked as external
so that existing logic will mark tunneled devices as removable.
In order to set the external attribute, use the USB4 DVSEC extended
capabability set on these root ports to determine if they are located
on a discrete USB4 controller.
Suggested-by: Mika Westerberg <mika.westerberg at linux.intel.com>
Link: https://usb.org/sites/default/files/USB4%20Specification%2020211116.zip
Signed-off-by: Mario Limonciello <mario.limonciello at amd.com>
---
drivers/pci/probe.c | 50 +++++++++++++++++++++++++++++++++++++++++
include/linux/pci_ids.h | 2 ++
2 files changed, 52 insertions(+)
diff --git a/drivers/pci/probe.c b/drivers/pci/probe.c
index 17a969942d37..a07859c8675f 100644
--- a/drivers/pci/probe.c
+++ b/drivers/pci/probe.c
@@ -25,6 +25,8 @@
#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
#define CARDBUS_RESERVE_BUSNR 3
+#define PCI_DVSEC_ID_USB4 0x23
+
static struct resource busn_resource = {
.name = "PCI busn",
.start = 0,
@@ -1600,6 +1602,52 @@ static void set_pcie_untrusted(struct pci_dev *dev)
dev->untrusted = true;
}
+/*
+ * Use the fields from the USB4 Designated Vendor Specific Extended Capability
+ * (DVSEC) for Power Management 1.0 to identify PCIe root ports that are for
+ * XHCI and PCIe tunneling
+ */
+static void pci_set_usb4_external(struct pci_dev *dev)
+{
+ int dvsec_val = 0, pos;
+ u32 hdr;
+
+ /*
+ * Table 3-1 "USB4 DVSEC Header fields" says vendors can use
+ * either the Intel or USB IF vendor ID but should look for
+ * the appropriate DVSEC ID.
+ */
+ pos = pci_find_dvsec_capability(dev,
+ PCI_VENDOR_ID_INTEL,
+ PCI_DVSEC_ID_USB4);
+ if (pos) {
+ dvsec_val = 0x06;
+ } else {
+ pos = pci_find_dvsec_capability(dev,
+ PCI_VENDOR_ID_USB_IF,
+ PCI_DVSEC_ID_USB4);
+ if (pos)
+ dvsec_val = 0x01;
+ }
+ if (!dvsec_val)
+ return;
+
+ pci_read_config_dword(dev, pos + PCI_DVSEC_HEADER2, &hdr);
+ if ((hdr & GENMASK(15, 0)) != dvsec_val)
+ return;
+ /*
+ * Look at the port type field for the expected bits for PCIe tunneling
+ * and XHCI tunneling
+ *
+ * 0x0 - Native Host Interface
+ * 0x1 - PCIe Tunneled Port
+ * 0x2 - USB Tunneled Port
+ * 0x3-0x7 - Reserved
+ */
+ if (hdr & GENMASK(17, 16))
+ dev->external_facing = true;
+}
+
static void pci_set_removable(struct pci_dev *dev)
{
struct pci_dev *parent = pci_upstream_bridge(dev);
@@ -1870,6 +1918,8 @@ int pci_setup_device(struct pci_dev *dev)
/* Early fixups, before probing the BARs */
pci_fixup_device(pci_fixup_early, dev);
+ pci_set_usb4_external(dev);
+
pci_set_removable(dev);
pci_info(dev, "[%04x:%04x] type %02x class %#08x\n",
diff --git a/include/linux/pci_ids.h b/include/linux/pci_ids.h
index 61b161d914f0..3faee1af9ace 100644
--- a/include/linux/pci_ids.h
+++ b/include/linux/pci_ids.h
@@ -2567,6 +2567,8 @@
#define PCI_VENDOR_ID_TEKRAM 0x1de1
#define PCI_DEVICE_ID_TEKRAM_DC290 0xdc29
+#define PCI_VENDOR_ID_USB_IF 0x1ec0
+
#define PCI_VENDOR_ID_TEHUTI 0x1fc9
#define PCI_DEVICE_ID_TEHUTI_3009 0x3009
#define PCI_DEVICE_ID_TEHUTI_3010 0x3010
--
2.34.1
More information about the amd-gfx
mailing list