[PATCH v5 07/10] dt-bindings: phy: Add Cadence HDP-TX DP PHY
Rob Herring
robh at kernel.org
Thu Dec 1 23:13:01 UTC 2022
On Mon, Nov 28, 2022 at 03:36:15PM +0800, Sandor Yu wrote:
> Add bindings for Cadence HDP-TX DisplayPort PHY.
>
> Signed-off-by: Sandor Yu <Sandor.yu at nxp.com>
> ---
> .../bindings/phy/cdns,hdptx-dp-phy.yaml | 68 +++++++++++++++++++
> 1 file changed, 68 insertions(+)
> create mode 100644 Documentation/devicetree/bindings/phy/cdns,hdptx-dp-phy.yaml
>
> diff --git a/Documentation/devicetree/bindings/phy/cdns,hdptx-dp-phy.yaml b/Documentation/devicetree/bindings/phy/cdns,hdptx-dp-phy.yaml
> new file mode 100644
> index 000000000000..f4f741150c12
> --- /dev/null
> +++ b/Documentation/devicetree/bindings/phy/cdns,hdptx-dp-phy.yaml
> @@ -0,0 +1,68 @@
> +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
> +%YAML 1.2
> +---
> +$id: http://devicetree.org/schemas/phy/cdns,hdptx-dp-phy.yaml#
> +$schema: http://devicetree.org/meta-schemas/core.yaml#
> +
> +title: Cadence HDP-TX(HDMI/DisplayPort) PHY for DisplayPort protocol
> +
> +maintainers:
> + - Sandor Yu <sandor.yu at nxp.com>
> +
> +properties:
> + compatible:
> + enum:
> + - cdns,hdptx-dp-phy
Again, name based on SoC and SoC vendor.
> +
> + reg:
> + maxItems: 1
> +
> + clocks:
> + items:
> + - description: PHY reference clock.
> + - description: APB clock.
> +
> + clock-names:
> + items:
> + - const: ref
> + - const: apb
> +
> + "#phy-cells":
> + const: 0
> +
> + cdns,num-lanes:
There is a standard way to define the number of lanes. That goes in
output endpoint for the DP node. Not that convenient to the phy, but the
information is already there, don't duplicate it.
> + description:
> + Number of lanes.
> + $ref: /schemas/types.yaml#/definitions/uint32
> + enum: [1, 2, 3, 4]
> + default: 4
> +
> + cdns,max-bit-rate:
Same with this.
> + description:
> + Maximum DisplayPort link bit rate to use, in Mbps
> + $ref: /schemas/types.yaml#/definitions/uint32
> + enum: [2160, 2430, 2700, 3240, 4320, 5400]
> + default: 5400
> +
> +required:
> + - compatible
> + - reg
> + - clocks
> + - clock-names
> + - "#phy-cells"
> +
> +additionalProperties: false
> +
> +examples:
> + - |
> + #include <dt-bindings/clock/imx8mq-clock.h>
> + #include <dt-bindings/phy/phy.h>
> + dp_phy: phy at 32c00000 {
> + compatible = "cdns,hdptx-dp-phy";
> + reg = <0x32c00000 0x100000>;
> + #phy-cells = <0>;
> + clocks = <&hdmi_phy_27m>, <&clk IMX8MQ_CLK_DISP_APB_ROOT>;
> + clock-names = "ref", "apb";
> + cdns,num-lanes = <4>;
> + cdns,max-bit-rate = <5400>;
> + };
> --
> 2.34.1
>
>
More information about the dri-devel
mailing list