<div dir="ltr"><div>Hi All,</div><div><br></div><div>Please Review the patch</div></div><br><div class="gmail_quote"><div dir="ltr" class="gmail_attr">On Wed, Jul 29, 2020 at 6:01 PM Vinay Simha B N <<a href="mailto:simhavcs@gmail.com">simhavcs@gmail.com</a>> wrote:<br></div><blockquote class="gmail_quote" style="margin:0px 0px 0px 0.8ex;border-left:1px solid rgb(204,204,204);padding-left:1ex"><div dir="ltr"><div>Hi All,</div><div><br></div><div>Please Review the patch</div></div><br><div class="gmail_quote"><div dir="ltr" class="gmail_attr">On Fri, Jul 10, 2020 at 7:11 PM Vinay Simha BN <<a href="mailto:simhavcs@gmail.com" target="_blank">simhavcs@gmail.com</a>> wrote:<br></div><blockquote class="gmail_quote" style="margin:0px 0px 0px 0.8ex;border-left:1px solid rgb(204,204,204);padding-left:1ex">This driver is tested with two panels individually with Apq8016-IFC6309 board<br>
<a href="https://www.inforcecomputing.com/products/single-board-computers-sbc/qualcomm-snapdragon-410-inforce-6309-micro-sbc" rel="noreferrer" target="_blank">https://www.inforcecomputing.com/products/single-board-computers-sbc/qualcomm-snapdragon-410-inforce-6309-micro-sbc</a><br>
<br>
1. 1366x768@60 auo,b101xtn01 data-mapping = "jeida-24"<br>
2. 800x480@60 innolux,at070tn92 data-mapping = "vesa-24"<br>
<br>
- power off sequence in proper order<br>
- put_unaligned_be16, put_unaligned_le32 macros used<br>
- static function for mode_valid<br>
- len initialized<br>
- MODE_CLOCK_HIGH handled properly<br>
- bus_formats handeld in mode_valid<br>
- GENMASK and FIELD_PREP used<br>
- Kconfig proper indentation<br>
- error handling enpoint data-lanes<br>
- check for bus_formats unsupported<br>
- display_timings naming local variables<br>
- help modified<br>
- ~vsdelay dynamic value set based on the<br>
  calculation of dsi speed, output speed, blanking<br>
- panel->connector_type removed<br>
- dual port implemented<br>
- devm_drm_panel_bridge_add method used instead of panel<br>
  description modified<br>
- regulator enable and disable with proper orders and delays<br>
  as per the spec<br>
- removed drm_connector_status<br>
- added bus_formats<br>
- mdelay to usleep_range<br>
- magic number to macros for CLRSI and mux registers<br>
  description modified<br>
- replaced u32 instead of uint32_t<br>
- updated alphabetic order of headers<br>
- added SPDX identifier license<br>
<br>
Signed-off-by: Vinay Simha BN <<a href="mailto:simhavcs@gmail.com" target="_blank">simhavcs@gmail.com</a>><br>
<br>
---<br>
v1:<br>
 Initial version<br>
<br>
v2:<br>
* Andrzej Hajda review comments incorporated<br>
  SPDX identifier<br>
  development debug removed<br>
  alphabetic order headers<br>
  u32 instead of unit32_t<br>
  magic numbers to macros for CLRSI and mux registers<br>
  ignored return value<br>
<br>
* Laurent Pinchart review comments incorporated<br>
  mdelay to usleep_range<br>
  bus_formats added<br>
<br>
v3:<br>
* Andrzej Hajda review comments incorporated<br>
  drm_connector_status removed<br>
  u32 rev removed and local variabl is used<br>
  regulator enable disable with proper orders and delays<br>
  as per the spec<br>
  devm_drm_panel_bridge_add method used instead of panel<br>
  description modified<br>
  dual port implemented<br>
<br>
v4:<br>
* Sam Ravnborg review comments incorporated<br>
  panel->connector_type removed<br>
<br>
* Reported-by: kernel test robot <<a href="mailto:lkp@intel.com" target="_blank">lkp@intel.com</a>><br>
  parse_dt to static function<br>
  removed the if (endpoint), since data-lanes has to be<br>
  present for dsi dts ports<br>
<br>
v5:<br>
  ~vsdelay dynamic value set based on the<br>
  calculation of dsi speed, output speed, blanking<br>
<br>
v6:<br>
* Sam Ravnborg review comments incorporated<br>
  help modified<br>
  display_timings naming local variables<br>
  check for bus_formats unsupported<br>
  error handling enpoint data-lanes<br>
<br>
v7:<br>
* Sam Ravnborg review comments incorporated<br>
  Kconfig proper indentation<br>
  GENMASK and FIELD_PREP used<br>
  bus_formats handeld in mode_valid<br>
  MODE_CLOCK_HIGH handled properly<br>
<br>
* Reported-by: kernel test robot <<a href="mailto:lkp@intel.com" target="_blank">lkp@intel.com</a>><br>
  len initialized<br>
  static function for mode_valid<br>
<br>
v8:<br>
* Andrzej Hajda review comments incorporated<br>
  power off sequence in proper order<br>
  put_unaligned_be16, put_unaligned_le32 macros used<br>
* change log modified in reverse chronological order<br>
---<br>
 drivers/gpu/drm/bridge/Kconfig    |  10 +<br>
 drivers/gpu/drm/bridge/Makefile   |   1 +<br>
 drivers/gpu/drm/bridge/tc358775.c | 749 ++++++++++++++++++++++++++++++++++++++<br>
 3 files changed, 760 insertions(+)<br>
 create mode 100644 drivers/gpu/drm/bridge/tc358775.c<br>
<br>
diff --git a/drivers/gpu/drm/bridge/Kconfig b/drivers/gpu/drm/bridge/Kconfig<br>
index 43271c2..25c3097 100644<br>
--- a/drivers/gpu/drm/bridge/Kconfig<br>
+++ b/drivers/gpu/drm/bridge/Kconfig<br>
@@ -181,6 +181,16 @@ config DRM_TOSHIBA_TC358768<br>
        help<br>
          Toshiba TC358768AXBG/TC358778XBG DSI bridge chip driver.<br>
<br>
+config DRM_TOSHIBA_TC358775<br>
+       tristate "Toshiba TC358775 DSI/LVDS bridge"<br>
+       depends on OF<br>
+       select DRM_KMS_HELPER<br>
+       select REGMAP_I2C<br>
+       select DRM_PANEL<br>
+       select DRM_MIPI_DSI<br>
+       help<br>
+         Toshiba TC358775 DSI/LVDS bridge chip driver.<br>
+<br>
 config DRM_TI_TFP410<br>
        tristate "TI TFP410 DVI/HDMI bridge"<br>
        depends on OF<br>
diff --git a/drivers/gpu/drm/bridge/Makefile b/drivers/gpu/drm/bridge/Makefile<br>
index d63d4b7..23c770b 100644<br>
--- a/drivers/gpu/drm/bridge/Makefile<br>
+++ b/drivers/gpu/drm/bridge/Makefile<br>
@@ -15,6 +15,7 @@ obj-$(CONFIG_DRM_THINE_THC63LVD1024) += thc63lvd1024.o<br>
 obj-$(CONFIG_DRM_TOSHIBA_TC358764) += tc358764.o<br>
 obj-$(CONFIG_DRM_TOSHIBA_TC358767) += tc358767.o<br>
 obj-$(CONFIG_DRM_TOSHIBA_TC358768) += tc358768.o<br>
+obj-$(CONFIG_DRM_TOSHIBA_TC358775) += tc358775.o<br>
 obj-$(CONFIG_DRM_I2C_ADV7511) += adv7511/<br>
 obj-$(CONFIG_DRM_TI_SN65DSI86) += ti-sn65dsi86.o<br>
 obj-$(CONFIG_DRM_TI_TFP410) += ti-tfp410.o<br>
diff --git a/drivers/gpu/drm/bridge/tc358775.c b/drivers/gpu/drm/bridge/tc358775.c<br>
new file mode 100644<br>
index 0000000..7da15cd<br>
--- /dev/null<br>
+++ b/drivers/gpu/drm/bridge/tc358775.c<br>
@@ -0,0 +1,749 @@<br>
+// SPDX-License-Identifier: GPL-2.0<br>
+/*<br>
+ * TC358775 DSI to LVDS bridge driver<br>
+ *<br>
+ * Copyright (C) 2020 SMART Wireless Computing<br>
+ * Author: Vinay Simha BN <<a href="mailto:simhavcs@gmail.com" target="_blank">simhavcs@gmail.com</a>><br>
+ *<br>
+ */<br>
+/* #define DEBUG */<br>
+#include <linux/bitfield.h><br>
+#include <linux/clk.h><br>
+#include <linux/device.h><br>
+#include <linux/gpio/consumer.h><br>
+#include <linux/i2c.h><br>
+#include <linux/kernel.h><br>
+#include <linux/module.h><br>
+#include <linux/regulator/consumer.h><br>
+#include <linux/slab.h><br>
+<br>
+#include <asm/unaligned.h><br>
+<br>
+#include <drm/drm_atomic_helper.h><br>
+#include <drm/drm_bridge.h><br>
+#include <drm/drm_crtc_helper.h><br>
+#include <drm/drm_dp_helper.h><br>
+#include <drm/drm_mipi_dsi.h><br>
+#include <drm/drm_of.h><br>
+#include <drm/drm_panel.h><br>
+#include <drm/drm_probe_helper.h><br>
+<br>
+#define FLD_VAL(val, start, end) FIELD_PREP(GENMASK(start, end), val)<br>
+<br>
+/* Registers */<br>
+<br>
+/* DSI D-PHY Layer Registers */<br>
+#define D0W_DPHYCONTTX  0x0004  /* Data Lane 0 DPHY Tx Control */<br>
+#define CLW_DPHYCONTRX  0x0020  /* Clock Lane DPHY Rx Control */<br>
+#define D0W_DPHYCONTRX  0x0024  /* Data Lane 0 DPHY Rx Control */<br>
+#define D1W_DPHYCONTRX  0x0028  /* Data Lane 1 DPHY Rx Control */<br>
+#define D2W_DPHYCONTRX  0x002C  /* Data Lane 2 DPHY Rx Control */<br>
+#define D3W_DPHYCONTRX  0x0030  /* Data Lane 3 DPHY Rx Control */<br>
+#define COM_DPHYCONTRX  0x0038  /* DPHY Rx Common Control */<br>
+#define CLW_CNTRL       0x0040  /* Clock Lane Control */<br>
+#define D0W_CNTRL       0x0044  /* Data Lane 0 Control */<br>
+#define D1W_CNTRL       0x0048  /* Data Lane 1 Control */<br>
+#define D2W_CNTRL       0x004C  /* Data Lane 2 Control */<br>
+#define D3W_CNTRL       0x0050  /* Data Lane 3 Control */<br>
+#define DFTMODE_CNTRL   0x0054  /* DFT Mode Control */<br>
+<br>
+/* DSI PPI Layer Registers */<br>
+#define PPI_STARTPPI    0x0104  /* START control bit of PPI-TX function. */<br>
+#define PPI_START_FUNCTION      1<br>
+<br>
+#define PPI_BUSYPPI     0x0108<br>
+#define PPI_LINEINITCNT 0x0110  /* Line Initialization Wait Counter  */<br>
+#define PPI_LPTXTIMECNT 0x0114<br>
+#define PPI_LANEENABLE  0x0134  /* Enables each lane at the PPI layer. */<br>
+#define PPI_TX_RX_TA    0x013C  /* DSI Bus Turn Around timing parameters */<br>
+<br>
+/* Analog timer function enable */<br>
+#define PPI_CLS_ATMR    0x0140  /* Delay for Clock Lane in LPRX  */<br>
+#define PPI_D0S_ATMR    0x0144  /* Delay for Data Lane 0 in LPRX */<br>
+#define PPI_D1S_ATMR    0x0148  /* Delay for Data Lane 1 in LPRX */<br>
+#define PPI_D2S_ATMR    0x014C  /* Delay for Data Lane 2 in LPRX */<br>
+#define PPI_D3S_ATMR    0x0150  /* Delay for Data Lane 3 in LPRX */<br>
+<br>
+#define PPI_D0S_CLRSIPOCOUNT    0x0164  /* For lane 0 */<br>
+#define PPI_D1S_CLRSIPOCOUNT    0x0168  /* For lane 1 */<br>
+#define PPI_D2S_CLRSIPOCOUNT    0x016C  /* For lane 2 */<br>
+#define PPI_D3S_CLRSIPOCOUNT    0x0170  /* For lane 3 */<br>
+<br>
+#define CLS_PRE         0x0180  /* Digital Counter inside of PHY IO */<br>
+#define D0S_PRE         0x0184  /* Digital Counter inside of PHY IO */<br>
+#define D1S_PRE         0x0188  /* Digital Counter inside of PHY IO */<br>
+#define D2S_PRE         0x018C  /* Digital Counter inside of PHY IO */<br>
+#define D3S_PRE         0x0190  /* Digital Counter inside of PHY IO */<br>
+#define CLS_PREP        0x01A0  /* Digital Counter inside of PHY IO */<br>
+#define D0S_PREP        0x01A4  /* Digital Counter inside of PHY IO */<br>
+#define D1S_PREP        0x01A8  /* Digital Counter inside of PHY IO */<br>
+#define D2S_PREP        0x01AC  /* Digital Counter inside of PHY IO */<br>
+#define D3S_PREP        0x01B0  /* Digital Counter inside of PHY IO */<br>
+#define CLS_ZERO        0x01C0  /* Digital Counter inside of PHY IO */<br>
+#define D0S_ZERO        0x01C4  /* Digital Counter inside of PHY IO */<br>
+#define D1S_ZERO        0x01C8  /* Digital Counter inside of PHY IO */<br>
+#define D2S_ZERO        0x01CC  /* Digital Counter inside of PHY IO */<br>
+#define D3S_ZERO        0x01D0  /* Digital Counter inside of PHY IO */<br>
+<br>
+#define PPI_CLRFLG      0x01E0  /* PRE Counters has reached set values */<br>
+#define PPI_CLRSIPO     0x01E4  /* Clear SIPO values, Slave mode use only. */<br>
+#define HSTIMEOUT       0x01F0  /* HS Rx Time Out Counter */<br>
+#define HSTIMEOUTENABLE 0x01F4  /* Enable HS Rx Time Out Counter */<br>
+#define DSI_STARTDSI    0x0204  /* START control bit of DSI-TX function */<br>
+#define DSI_RX_START   1<br>
+<br>
+#define DSI_BUSYDSI     0x0208<br>
+#define DSI_LANEENABLE  0x0210  /* Enables each lane at the Protocol layer. */<br>
+#define DSI_LANESTATUS0 0x0214  /* Displays lane is in HS RX mode. */<br>
+#define DSI_LANESTATUS1 0x0218  /* Displays lane is in ULPS or STOP state */<br>
+<br>
+#define DSI_INTSTATUS   0x0220  /* Interrupt Status */<br>
+#define DSI_INTMASK     0x0224  /* Interrupt Mask */<br>
+#define DSI_INTCLR      0x0228  /* Interrupt Clear */<br>
+#define DSI_LPTXTO      0x0230  /* Low Power Tx Time Out Counter */<br>
+<br>
+#define DSIERRCNT       0x0300  /* DSI Error Count */<br>
+#define APLCTRL         0x0400  /* Application Layer Control */<br>
+#define RDPKTLN         0x0404  /* Command Read Packet Length */<br>
+<br>
+#define VPCTRL          0x0450  /* Video Path Control */<br>
+#define HTIM1           0x0454  /* Horizontal Timing Control 1 */<br>
+#define HTIM2           0x0458  /* Horizontal Timing Control 2 */<br>
+#define VTIM1           0x045C  /* Vertical Timing Control 1 */<br>
+#define VTIM2           0x0460  /* Vertical Timing Control 2 */<br>
+#define VFUEN           0x0464  /* Video Frame Timing Update Enable */<br>
+#define VFUEN_EN       BIT(0)  /* Upload Enable */<br>
+<br>
+/* Mux Input Select for LVDS LINK Input */<br>
+#define LV_MX0003        0x0480  /* Bit 0 to 3 */<br>
+#define LV_MX0407        0x0484  /* Bit 4 to 7 */<br>
+#define LV_MX0811        0x0488  /* Bit 8 to 11 */<br>
+#define LV_MX1215        0x048C  /* Bit 12 to 15 */<br>
+#define LV_MX1619        0x0490  /* Bit 16 to 19 */<br>
+#define LV_MX2023        0x0494  /* Bit 20 to 23 */<br>
+#define LV_MX2427        0x0498  /* Bit 24 to 27 */<br>
+#define LV_MX(b0, b1, b2, b3)  (FLD_VAL(b0, 4, 0) | FLD_VAL(b1, 12, 8) | \<br>
+                               FLD_VAL(b2, 20, 16) | FLD_VAL(b3, 28, 24))<br>
+<br>
+/* Input bit numbers used in mux registers */<br>
+enum {<br>
+       LVI_R0,<br>
+       LVI_R1,<br>
+       LVI_R2,<br>
+       LVI_R3,<br>
+       LVI_R4,<br>
+       LVI_R5,<br>
+       LVI_R6,<br>
+       LVI_R7,<br>
+       LVI_G0,<br>
+       LVI_G1,<br>
+       LVI_G2,<br>
+       LVI_G3,<br>
+       LVI_G4,<br>
+       LVI_G5,<br>
+       LVI_G6,<br>
+       LVI_G7,<br>
+       LVI_B0,<br>
+       LVI_B1,<br>
+       LVI_B2,<br>
+       LVI_B3,<br>
+       LVI_B4,<br>
+       LVI_B5,<br>
+       LVI_B6,<br>
+       LVI_B7,<br>
+       LVI_HS,<br>
+       LVI_VS,<br>
+       LVI_DE,<br>
+       LVI_L0<br>
+};<br>
+<br>
+#define LVCFG           0x049C  /* LVDS Configuration  */<br>
+#define LVPHY0          0x04A0  /* LVDS PHY 0 */<br>
+#define LV_PHY0_RST(v)          FLD_VAL(v, 22, 22) /* PHY reset */<br>
+#define LV_PHY0_IS(v)           FLD_VAL(v, 15, 14)<br>
+#define LV_PHY0_ND(v)           FLD_VAL(v, 4, 0) /* Frequency range select */<br>
+#define LV_PHY0_PRBS_ON(v)      FLD_VAL(v, 20, 16) /* Clock/Data Flag pins */<br>
+<br>
+#define LVPHY1          0x04A4  /* LVDS PHY 1 */<br>
+#define SYSSTAT         0x0500  /* System Status  */<br>
+#define SYSRST          0x0504  /* System Reset  */<br>
+<br>
+#define SYS_RST_I2CS   BIT(0) /* Reset I2C-Slave controller */<br>
+#define SYS_RST_I2CM   BIT(1) /* Reset I2C-Master controller */<br>
+#define SYS_RST_LCD    BIT(2) /* Reset LCD controller */<br>
+#define SYS_RST_BM     BIT(3) /* Reset Bus Management controller */<br>
+#define SYS_RST_DSIRX  BIT(4) /* Reset DSI-RX and App controller */<br>
+#define SYS_RST_REG    BIT(5) /* Reset Register module */<br>
+<br>
+/* GPIO Registers */<br>
+#define GPIOC           0x0520  /* GPIO Control  */<br>
+#define GPIOO           0x0524  /* GPIO Output  */<br>
+#define GPIOI           0x0528  /* GPIO Input  */<br>
+<br>
+/* I2C Registers */<br>
+#define I2CTIMCTRL      0x0540  /* I2C IF Timing and Enable Control */<br>
+#define I2CMADDR        0x0544  /* I2C Master Addressing */<br>
+#define WDATAQ          0x0548  /* Write Data Queue */<br>
+#define RDATAQ          0x054C  /* Read Data Queue */<br>
+<br>
+/* Chip ID and Revision ID Register */<br>
+#define IDREG           0x0580<br>
+<br>
+#define LPX_PERIOD             4<br>
+#define TTA_GET                        0x40000<br>
+#define TTA_SURE               6<br>
+#define SINGLE_LINK            1<br>
+#define DUAL_LINK              2<br>
+<br>
+#define TC358775XBG_ID  0x00007500<br>
+<br>
+/* Debug Registers */<br>
+#define DEBUG00         0x05A0  /* Debug */<br>
+#define DEBUG01         0x05A4  /* LVDS Data */<br>
+<br>
+#define DSI_CLEN_BIT           BIT(0)<br>
+#define DIVIDE_BY_3            3 /* PCLK=DCLK/3 */<br>
+#define DIVIDE_BY_6            6 /* PCLK=DCLK/6 */<br>
+#define LVCFG_LVEN_BIT         BIT(0)<br>
+<br>
+#define L0EN BIT(1)<br>
+<br>
+#define TC358775_VPCTRL_VSDELAY__MASK  0x3FF00000<br>
+#define TC358775_VPCTRL_VSDELAY__SHIFT 20<br>
+static inline u32 TC358775_VPCTRL_VSDELAY(uint32_t val)<br>
+{<br>
+       return ((val) << TC358775_VPCTRL_VSDELAY__SHIFT) &<br>
+                       TC358775_VPCTRL_VSDELAY__MASK;<br>
+}<br>
+<br>
+#define TC358775_VPCTRL_OPXLFMT__MASK  0x00000100<br>
+#define TC358775_VPCTRL_OPXLFMT__SHIFT 8<br>
+static inline u32 TC358775_VPCTRL_OPXLFMT(uint32_t val)<br>
+{<br>
+       return ((val) << TC358775_VPCTRL_OPXLFMT__SHIFT) &<br>
+                       TC358775_VPCTRL_OPXLFMT__MASK;<br>
+}<br>
+<br>
+#define TC358775_VPCTRL_MSF__MASK      0x00000001<br>
+#define TC358775_VPCTRL_MSF__SHIFT     0<br>
+static inline u32 TC358775_VPCTRL_MSF(uint32_t val)<br>
+{<br>
+       return ((val) << TC358775_VPCTRL_MSF__SHIFT) &<br>
+                       TC358775_VPCTRL_MSF__MASK;<br>
+}<br>
+<br>
+#define TC358775_LVCFG_PCLKDIV__MASK   0x000000f0<br>
+#define TC358775_LVCFG_PCLKDIV__SHIFT  4<br>
+static inline u32 TC358775_LVCFG_PCLKDIV(uint32_t val)<br>
+{<br>
+       return ((val) << TC358775_LVCFG_PCLKDIV__SHIFT) &<br>
+                       TC358775_LVCFG_PCLKDIV__MASK;<br>
+}<br>
+<br>
+#define TC358775_LVCFG_LVDLINK__MASK                         0x00000002<br>
+#define TC358775_LVCFG_LVDLINK__SHIFT                        0<br>
+static inline u32 TC358775_LVCFG_LVDLINK(uint32_t val)<br>
+{<br>
+       return ((val) << TC358775_LVCFG_LVDLINK__SHIFT) &<br>
+                       TC358775_LVCFG_LVDLINK__MASK;<br>
+}<br>
+<br>
+enum tc358775_ports {<br>
+       TC358775_DSI_IN,<br>
+       TC358775_LVDS_OUT0,<br>
+       TC358775_LVDS_OUT1,<br>
+};<br>
+<br>
+struct tc_data {<br>
+       struct i2c_client       *i2c;<br>
+       struct device           *dev;<br>
+<br>
+       struct drm_bridge       bridge;<br>
+       struct drm_bridge       *panel_bridge;<br>
+<br>
+       struct device_node *host_node;<br>
+       struct mipi_dsi_device *dsi;<br>
+       u8 num_dsi_lanes;<br>
+<br>
+       struct regulator        *vdd;<br>
+       struct regulator        *vddio;<br>
+       struct gpio_desc        *reset_gpio;<br>
+       struct gpio_desc        *stby_gpio;<br>
+       u8                      lvds_link; /* single-link or dual-link */<br>
+       u8                      bpc;<br>
+};<br>
+<br>
+static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)<br>
+{<br>
+       return container_of(b, struct tc_data, bridge);<br>
+}<br>
+<br>
+static void tc_bridge_pre_enable(struct drm_bridge *bridge)<br>
+{<br>
+       struct tc_data *tc = bridge_to_tc(bridge);<br>
+       struct device *dev = &tc->dsi->dev;<br>
+       int ret;<br>
+<br>
+       ret = regulator_enable(tc->vddio);<br>
+       if (ret < 0)<br>
+               dev_err(dev, "regulator vddio enable failed, %d\n", ret);<br>
+       usleep_range(10000, 11000);<br>
+<br>
+       ret = regulator_enable(tc->vdd);<br>
+       if (ret < 0)<br>
+               dev_err(dev, "regulator vdd enable failed, %d\n", ret);<br>
+       usleep_range(10000, 11000);<br>
+<br>
+       gpiod_set_value(tc->stby_gpio, 0);<br>
+       usleep_range(10000, 11000);<br>
+<br>
+       gpiod_set_value(tc->reset_gpio, 0);<br>
+       usleep_range(10, 20);<br>
+}<br>
+<br>
+static void tc_bridge_post_disable(struct drm_bridge *bridge)<br>
+{<br>
+       struct tc_data *tc = bridge_to_tc(bridge);<br>
+       struct device *dev = &tc->dsi->dev;<br>
+       int ret;<br>
+<br>
+       gpiod_set_value(tc->reset_gpio, 1);<br>
+       usleep_range(10, 20);<br>
+<br>
+       gpiod_set_value(tc->stby_gpio, 1);<br>
+       usleep_range(10000, 11000);<br>
+<br>
+       ret = regulator_disable(tc->vdd);<br>
+       if (ret < 0)<br>
+               dev_err(dev, "regulator vdd disable failed, %d\n", ret);<br>
+       usleep_range(10000, 11000);<br>
+<br>
+       ret = regulator_disable(tc->vddio);<br>
+       if (ret < 0)<br>
+               dev_err(dev, "regulator vddio disable failed, %d\n", ret);<br>
+       usleep_range(10000, 11000);<br>
+}<br>
+<br>
+static void d2l_read(struct i2c_client *i2c, u16 addr, u32 *val)<br>
+{<br>
+       int ret;<br>
+       u8 buf_addr[2];<br>
+<br>
+       put_unaligned_be16(addr, buf_addr);<br>
+       ret = i2c_master_send(i2c, buf_addr, sizeof(buf_addr));<br>
+       if (ret < 0)<br>
+               goto fail;<br>
+<br>
+       ret = i2c_master_recv(i2c, (u8 *)val, sizeof(*val));<br>
+       if (ret < 0)<br>
+               goto fail;<br>
+<br>
+       pr_debug("d2l: I2C : addr:%04x value:%08x\n", addr, *val);<br>
+<br>
+fail:<br>
+       dev_err(&i2c->dev, "Error %d reading from subaddress 0x%x\n",<br>
+               ret, addr);<br>
+}<br>
+<br>
+static void d2l_write(struct i2c_client *i2c, u16 addr, u32 val)<br>
+{<br>
+       u8 data[6];<br>
+       int ret;<br>
+<br>
+       put_unaligned_be16(addr, data);<br>
+       put_unaligned_le32(val, data + 2);<br>
+<br>
+       ret = i2c_master_send(i2c, data, ARRAY_SIZE(data));<br>
+       if (ret < 0)<br>
+               dev_err(&i2c->dev, "Error %d writing to subaddress 0x%x\n",<br>
+                       ret, addr);<br>
+}<br>
+<br>
+/* helper function to access bus_formats */<br>
+static struct drm_connector *get_connector(struct drm_encoder *encoder)<br>
+{<br>
+       struct drm_device *dev = encoder->dev;<br>
+       struct drm_connector *connector;<br>
+<br>
+       list_for_each_entry(connector, &dev->mode_config.connector_list, head)<br>
+               if (connector->encoder == encoder)<br>
+                       return connector;<br>
+<br>
+       return NULL;<br>
+}<br>
+<br>
+static void tc_bridge_enable(struct drm_bridge *bridge)<br>
+{<br>
+       struct tc_data *tc = bridge_to_tc(bridge);<br>
+       u32 hback_porch, hsync_len, hfront_porch, hactive, htime1, htime2;<br>
+       u32 vback_porch, vsync_len, vfront_porch, vactive, vtime1, vtime2;<br>
+       u32 val = 0;<br>
+       u16 dsiclk, clkdiv, byteclk, t1, t2, t3, vsdelay;<br>
+       struct drm_display_mode *mode;<br>
+       struct drm_connector *connector = get_connector(bridge->encoder);<br>
+<br>
+       mode = &bridge->encoder->crtc->state->adjusted_mode;<br>
+<br>
+       hback_porch = mode->htotal - mode->hsync_end;<br>
+       hsync_len  = mode->hsync_end - mode->hsync_start;<br>
+       vback_porch = mode->vtotal - mode->vsync_end;<br>
+       vsync_len  = mode->vsync_end - mode->vsync_start;<br>
+<br>
+       htime1 = (hback_porch << 16) + hsync_len;<br>
+       vtime1 = (vback_porch << 16) + vsync_len;<br>
+<br>
+       hfront_porch = mode->hsync_start - mode->hdisplay;<br>
+       hactive = mode->hdisplay;<br>
+       vfront_porch = mode->vsync_start - mode->vdisplay;<br>
+       vactive = mode->vdisplay;<br>
+<br>
+       htime2 = (hfront_porch << 16) + hactive;<br>
+       vtime2 = (vfront_porch << 16) + vactive;<br>
+<br>
+       d2l_read(tc->i2c, IDREG, &val);<br>
+<br>
+       dev_info(tc->dev, "DSI2LVDS Chip ID.%02x Revision ID. %02x **\n",<br>
+                (val >> 8) & 0xFF, val & 0xFF);<br>
+<br>
+       d2l_write(tc->i2c, SYSRST, SYS_RST_REG | SYS_RST_DSIRX | SYS_RST_BM |<br>
+                 SYS_RST_LCD | SYS_RST_I2CM | SYS_RST_I2CS);<br>
+       usleep_range(30000, 40000);<br>
+<br>
+       d2l_write(tc->i2c, PPI_TX_RX_TA, TTA_GET | TTA_SURE);<br>
+       d2l_write(tc->i2c, PPI_LPTXTIMECNT, LPX_PERIOD);<br>
+       d2l_write(tc->i2c, PPI_D0S_CLRSIPOCOUNT, 3);<br>
+       d2l_write(tc->i2c, PPI_D1S_CLRSIPOCOUNT, 3);<br>
+       d2l_write(tc->i2c, PPI_D2S_CLRSIPOCOUNT, 3);<br>
+       d2l_write(tc->i2c, PPI_D3S_CLRSIPOCOUNT, 3);<br>
+<br>
+       val = ((L0EN << tc->num_dsi_lanes) - L0EN) | DSI_CLEN_BIT;<br>
+       d2l_write(tc->i2c, PPI_LANEENABLE, val);<br>
+       d2l_write(tc->i2c, DSI_LANEENABLE, val);<br>
+<br>
+       d2l_write(tc->i2c, PPI_STARTPPI, PPI_START_FUNCTION);<br>
+       d2l_write(tc->i2c, DSI_STARTDSI, DSI_RX_START);<br>
+<br>
+       if (tc->bpc == 8)<br>
+               val = TC358775_VPCTRL_OPXLFMT(1);<br>
+       else /* bpc = 6; */<br>
+               val = TC358775_VPCTRL_MSF(1);<br>
+<br>
+       dsiclk = mode->crtc_clock * 3 * tc->bpc / tc->num_dsi_lanes / 1000;<br>
+       clkdiv = dsiclk / DIVIDE_BY_3 * tc->lvds_link;<br>
+       byteclk = dsiclk / 4;<br>
+       t1 = hactive * (tc->bpc * 3 / 8) / tc->num_dsi_lanes;<br>
+       t2 = ((100000 / clkdiv)) * (hactive + hback_porch + hsync_len + hfront_porch) / 1000;<br>
+       t3 = ((t2 * byteclk) / 100) - (hactive * (tc->bpc * 3 / 8) /<br>
+               tc->num_dsi_lanes);<br>
+<br>
+       vsdelay = (clkdiv * (t1 + t3) / byteclk) - hback_porch - hsync_len - hactive;<br>
+<br>
+       val |= TC358775_VPCTRL_VSDELAY(vsdelay);<br>
+       d2l_write(tc->i2c, VPCTRL, val);<br>
+<br>
+       d2l_write(tc->i2c, HTIM1, htime1);<br>
+       d2l_write(tc->i2c, VTIM1, vtime1);<br>
+       d2l_write(tc->i2c, HTIM2, htime2);<br>
+       d2l_write(tc->i2c, VTIM2, vtime2);<br>
+<br>
+       d2l_write(tc->i2c, VFUEN, VFUEN_EN);<br>
+       d2l_write(tc->i2c, SYSRST, SYS_RST_LCD);<br>
+       d2l_write(tc->i2c, LVPHY0, LV_PHY0_PRBS_ON(4) | LV_PHY0_ND(6));<br>
+<br>
+       dev_dbg(tc->dev, "bus_formats %04x bpc %d\n",<br>
+               connector->display_info.bus_formats[0],<br>
+               tc->bpc);<br>
+       /*<br>
+        * Default hardware register settings of tc358775 configured<br>
+        * with MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA jeida-24 format<br>
+        */<br>
+       if (connector->display_info.bus_formats[0] ==<br>
+               MEDIA_BUS_FMT_RGB888_1X7X4_SPWG) {<br>
+               /* VESA-24 */<br>
+               d2l_write(tc->i2c, LV_MX0003, LV_MX(LVI_R0, LVI_R1, LVI_R2, LVI_R3));<br>
+               d2l_write(tc->i2c, LV_MX0407, LV_MX(LVI_R4, LVI_R7, LVI_R5, LVI_G0));<br>
+               d2l_write(tc->i2c, LV_MX0811, LV_MX(LVI_G1, LVI_G2, LVI_G6, LVI_G7));<br>
+               d2l_write(tc->i2c, LV_MX1215, LV_MX(LVI_G3, LVI_G4, LVI_G5, LVI_B0));<br>
+               d2l_write(tc->i2c, LV_MX1619, LV_MX(LVI_B6, LVI_B7, LVI_B1, LVI_B2));<br>
+               d2l_write(tc->i2c, LV_MX2023, LV_MX(LVI_B3, LVI_B4, LVI_B5, LVI_L0));<br>
+               d2l_write(tc->i2c, LV_MX2427, LV_MX(LVI_HS, LVI_VS, LVI_DE, LVI_R6));<br>
+       } else { /*  MEDIA_BUS_FMT_RGB666_1X7X3_SPWG - JEIDA-18 */<br>
+               d2l_write(tc->i2c, LV_MX0003, LV_MX(LVI_R0, LVI_R1, LVI_R2, LVI_R3));<br>
+               d2l_write(tc->i2c, LV_MX0407, LV_MX(LVI_R4, LVI_L0, LVI_R5, LVI_G0));<br>
+               d2l_write(tc->i2c, LV_MX0811, LV_MX(LVI_G1, LVI_G2, LVI_L0, LVI_L0));<br>
+               d2l_write(tc->i2c, LV_MX1215, LV_MX(LVI_G3, LVI_G4, LVI_G5, LVI_B0));<br>
+               d2l_write(tc->i2c, LV_MX1619, LV_MX(LVI_L0, LVI_L0, LVI_B1, LVI_B2));<br>
+               d2l_write(tc->i2c, LV_MX2023, LV_MX(LVI_B3, LVI_B4, LVI_B5, LVI_L0));<br>
+               d2l_write(tc->i2c, LV_MX2427, LV_MX(LVI_HS, LVI_VS, LVI_DE, LVI_L0));<br>
+       }<br>
+<br>
+       d2l_write(tc->i2c, VFUEN, VFUEN_EN);<br>
+<br>
+       val = LVCFG_LVEN_BIT;<br>
+       if (tc->lvds_link == DUAL_LINK) {<br>
+               val |= TC358775_LVCFG_LVDLINK(1);<br>
+               val |= TC358775_LVCFG_PCLKDIV(DIVIDE_BY_6);<br>
+       } else {<br>
+               val |= TC358775_LVCFG_PCLKDIV(DIVIDE_BY_3);<br>
+       };<br>
+       d2l_write(tc->i2c, LVCFG, val);<br>
+}<br>
+<br>
+static enum drm_mode_status<br>
+tc_mode_valid(struct drm_bridge *bridge,<br>
+             const struct drm_display_info *info,<br>
+             const struct drm_display_mode *mode)<br>
+{<br>
+       struct tc_data *tc = bridge_to_tc(bridge);<br>
+<br>
+       /*<br>
+        * Maximum pixel clock speed 135MHz for single-link<br>
+        * 270MHz for dual-link<br>
+        */<br>
+       if ((mode->clock > 135000 && tc->lvds_link == SINGLE_LINK) ||<br>
+           (mode->clock > 270000 && tc->lvds_link == DUAL_LINK))<br>
+               return MODE_CLOCK_HIGH;<br>
+<br>
+       switch (info->bus_formats[0]) {<br>
+       case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:<br>
+       case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:<br>
+               /* RGB888 */<br>
+               tc->bpc = 8;<br>
+               break;<br>
+       case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:<br>
+               /* RGB666 */<br>
+               tc->bpc = 6;<br>
+               break;<br>
+       default:<br>
+               dev_warn(tc->dev,<br>
+                        "unsupported LVDS bus format 0x%04x\n",<br>
+                        info->bus_formats[0]);<br>
+               return MODE_NOMODE;<br>
+       }<br>
+<br>
+       return MODE_OK;<br>
+}<br>
+<br>
+static int tc358775_parse_dt(struct device_node *np, struct tc_data *tc)<br>
+{<br>
+       struct device_node *endpoint;<br>
+       struct device_node *parent;<br>
+       struct device_node *remote;<br>
+       struct property *prop;<br>
+       int len = 0;<br>
+<br>
+       /*<br>
+        * To get the data-lanes of dsi, we need to access the dsi0_out of port1<br>
+        *  of dsi0 endpoint from bridge port0 of d2l_in<br>
+        */<br>
+       endpoint = of_graph_get_endpoint_by_regs(tc->dev->of_node,<br>
+                                                TC358775_DSI_IN, -1);<br>
+       if (endpoint) {<br>
+               /* dsi0_out node */<br>
+               parent = of_graph_get_remote_port_parent(endpoint);<br>
+               of_node_put(endpoint);<br>
+               if (parent) {<br>
+                       /* dsi0 port 1 */<br>
+                       endpoint = of_graph_get_endpoint_by_regs(parent, 1, -1);<br>
+                       of_node_put(parent);<br>
+                       if (endpoint) {<br>
+                               prop = of_find_property(endpoint, "data-lanes",<br>
+                                                       &len);<br>
+                               of_node_put(endpoint);<br>
+                               if (!prop) {<br>
+                                       dev_err(tc->dev,<br>
+                                               "failed to find data lane\n");<br>
+                                       return -EPROBE_DEFER;<br>
+                               }<br>
+                       }<br>
+               }<br>
+       }<br>
+<br>
+       tc->num_dsi_lanes = len / sizeof(u32);<br>
+<br>
+       if (tc->num_dsi_lanes < 1 || tc->num_dsi_lanes > 4)<br>
+               return -EINVAL;<br>
+<br>
+       tc->host_node = of_graph_get_remote_node(np, 0, 0);<br>
+       if (!tc->host_node)<br>
+               return -ENODEV;<br>
+<br>
+       of_node_put(tc->host_node);<br>
+<br>
+       tc->lvds_link = SINGLE_LINK;<br>
+       endpoint = of_graph_get_endpoint_by_regs(tc->dev->of_node,<br>
+                                                TC358775_LVDS_OUT1, -1);<br>
+       if (endpoint) {<br>
+               remote = of_graph_get_remote_port_parent(endpoint);<br>
+               of_node_put(endpoint);<br>
+<br>
+               if (remote) {<br>
+                       if (of_device_is_available(remote))<br>
+                               tc->lvds_link = DUAL_LINK;<br>
+                       of_node_put(remote);<br>
+               }<br>
+       }<br>
+<br>
+       dev_dbg(tc->dev, "no.of dsi lanes: %d\n", tc->num_dsi_lanes);<br>
+       dev_dbg(tc->dev, "operating in %d-link mode\n", tc->lvds_link);<br>
+<br>
+       return 0;<br>
+}<br>
+<br>
+static int tc_bridge_attach(struct drm_bridge *bridge,<br>
+                           enum drm_bridge_attach_flags flags)<br>
+{<br>
+       struct tc_data *tc = bridge_to_tc(bridge);<br>
+       struct device *dev = &tc->i2c->dev;<br>
+       struct mipi_dsi_host *host;<br>
+       struct mipi_dsi_device *dsi;<br>
+       int ret;<br>
+<br>
+       const struct mipi_dsi_device_info info = { .type = "tc358775",<br>
+                                                       .channel = 0,<br>
+                                                       .node = NULL,<br>
+                                               };<br>
+<br>
+       host = of_find_mipi_dsi_host_by_node(tc->host_node);<br>
+       if (!host) {<br>
+               dev_err(dev, "failed to find dsi host\n");<br>
+               return -EPROBE_DEFER;<br>
+       }<br>
+<br>
+       dsi = mipi_dsi_device_register_full(host, &info);<br>
+       if (IS_ERR(dsi)) {<br>
+               dev_err(dev, "failed to create dsi device\n");<br>
+               ret = PTR_ERR(dsi);<br>
+               goto err_dsi_device;<br>
+       }<br>
+<br>
+       tc->dsi = dsi;<br>
+<br>
+       dsi->lanes = tc->num_dsi_lanes;<br>
+       dsi->format = MIPI_DSI_FMT_RGB888;<br>
+       dsi->mode_flags = MIPI_DSI_MODE_VIDEO;<br>
+<br>
+       ret = mipi_dsi_attach(dsi);<br>
+       if (ret < 0) {<br>
+               dev_err(dev, "failed to attach dsi to host\n");<br>
+               goto err_dsi_attach;<br>
+       }<br>
+<br>
+       /* Attach the panel-bridge to the dsi bridge */<br>
+       return drm_bridge_attach(bridge->encoder, tc->panel_bridge,<br>
+                                &tc->bridge, flags);<br>
+err_dsi_attach:<br>
+       mipi_dsi_device_unregister(dsi);<br>
+err_dsi_device:<br>
+       return ret;<br>
+}<br>
+<br>
+static const struct drm_bridge_funcs tc_bridge_funcs = {<br>
+       .attach = tc_bridge_attach,<br>
+       .pre_enable = tc_bridge_pre_enable,<br>
+       .enable = tc_bridge_enable,<br>
+       .mode_valid = tc_mode_valid,<br>
+       .post_disable = tc_bridge_post_disable,<br>
+};<br>
+<br>
+static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id)<br>
+{<br>
+       struct device *dev = &client->dev;<br>
+       struct drm_panel *panel;<br>
+       struct tc_data *tc;<br>
+       int ret;<br>
+<br>
+       tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);<br>
+       if (!tc)<br>
+               return -ENOMEM;<br>
+<br>
+       tc->dev = dev;<br>
+       tc->i2c = client;<br>
+<br>
+       ret = drm_of_find_panel_or_bridge(dev->of_node, TC358775_LVDS_OUT0,<br>
+                                         0, &panel, NULL);<br>
+       if (ret < 0)<br>
+               return ret;<br>
+       if (!panel)<br>
+               return -ENODEV;<br>
+<br>
+       tc->panel_bridge = devm_drm_panel_bridge_add(dev, panel);<br>
+       if (IS_ERR(tc->panel_bridge))<br>
+               return PTR_ERR(tc->panel_bridge);<br>
+<br>
+       ret = tc358775_parse_dt(dev->of_node, tc);<br>
+       if (ret)<br>
+               return ret;<br>
+<br>
+       tc->vddio = devm_regulator_get(dev, "vddio-supply");<br>
+       if (IS_ERR(tc->vddio)) {<br>
+               ret = PTR_ERR(tc->vddio);<br>
+               dev_err(dev, "vddio-supply not found\n");<br>
+               return ret;<br>
+       }<br>
+<br>
+       tc->vdd = devm_regulator_get(dev, "vdd-supply");<br>
+       if (IS_ERR(tc->vdd)) {<br>
+               ret = PTR_ERR(tc->vddio);<br>
+               dev_err(dev, "vdd-supply not found\n");<br>
+               return ret;<br>
+       }<br>
+<br>
+       tc->stby_gpio = devm_gpiod_get(dev, "stby", GPIOD_OUT_HIGH);<br>
+       if (IS_ERR(tc->stby_gpio)) {<br>
+               ret = PTR_ERR(tc->stby_gpio);<br>
+               dev_err(dev, "cannot get stby-gpio %d\n", ret);<br>
+               return ret;<br>
+       }<br>
+<br>
+       tc->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);<br>
+       if (IS_ERR(tc->reset_gpio)) {<br>
+               ret = PTR_ERR(tc->reset_gpio);<br>
+               dev_err(dev, "cannot get reset-gpios %d\n", ret);<br>
+               return ret;<br>
+       }<br>
+<br>
+       tc->bridge.funcs = &tc_bridge_funcs;<br>
+       tc->bridge.of_node = dev->of_node;<br>
+       drm_bridge_add(&tc->bridge);<br>
+<br>
+       i2c_set_clientdata(client, tc);<br>
+<br>
+       return 0;<br>
+}<br>
+<br>
+static int tc_remove(struct i2c_client *client)<br>
+{<br>
+       struct tc_data *tc = i2c_get_clientdata(client);<br>
+<br>
+       drm_bridge_remove(&tc->bridge);<br>
+<br>
+       return 0;<br>
+}<br>
+<br>
+static const struct i2c_device_id tc358775_i2c_ids[] = {<br>
+       { "tc358775", 0 },<br>
+       { }<br>
+};<br>
+MODULE_DEVICE_TABLE(i2c, tc358775_i2c_ids);<br>
+<br>
+static const struct of_device_id tc358775_of_ids[] = {<br>
+       { .compatible = "toshiba,tc358775", },<br>
+       { }<br>
+};<br>
+MODULE_DEVICE_TABLE(of, tc358775_of_ids);<br>
+<br>
+static struct i2c_driver tc358775_driver = {<br>
+       .driver = {<br>
+               .name = "tc358775",<br>
+               .of_match_table = tc358775_of_ids,<br>
+       },<br>
+       .id_table = tc358775_i2c_ids,<br>
+       .probe = tc_probe,<br>
+       .remove = tc_remove,<br>
+};<br>
+module_i2c_driver(tc358775_driver);<br>
+<br>
+MODULE_AUTHOR("Vinay Simha BN <<a href="mailto:simhavcs@gmail.com" target="_blank">simhavcs@gmail.com</a>>");<br>
+MODULE_DESCRIPTION("TC358775 DSI/LVDS bridge driver");<br>
+MODULE_LICENSE("GPL v2");<br>
-- <br>
2.1.2<br>
<br>
</blockquote></div><br clear="all"><br>-- <br><div dir="ltr">regards,<br>vinaysimha</div>
</blockquote></div><br clear="all"><br>-- <br><div dir="ltr" class="gmail_signature">regards,<br>vinaysimha</div>