[PATCH v2] lib/pciids: Sync pci id changes for DG2/MTL/BMG/PTL

Rodrigo Vivi rodrigo.vivi at intel.com
Mon Feb 10 18:34:24 UTC 2025


On Mon, Feb 10, 2025 at 08:21:36PM +0200, Juha-Pekka Heikkilä wrote:
> It's only s-o-b which was missed?

yes.

> I don't think we're doing much on
> that other than say "let's be more careful next time".

will be.

> It's not like
> reverting does much on it and I don't think we're going to do force
> pushes for this, force push would just confuse people. If there ever
> come any question question, this thread is found on igt-dev list.

indeed.

Thanks,
Rodrigo.

> 
> /Juha-Pekka
> 
> On Mon, Feb 10, 2025 at 6:47 PM Rodrigo Vivi <rodrigo.vivi at intel.com> wrote:
> >
> > On Thu, Feb 06, 2025 at 04:14:32PM -0800, Matt Atwood wrote:
> > > There have been several changes to pciids upstream that need to be
> > > sync'd into igt. This synchronization is different from the normal
> > > process because kernel history differences in drm-xe-next, and
> > > drm-i915-next cause conflicts that create conflicts.
> >
> > I did a s/drm-i915-next/drm-intel-next (i915)/ while applying the patch
> >
> > But I forgot the -s on both b4 shazam and on git amend,
> > so the patch is without my signed off by...
> >
> > Cc IGT maintainers here to see if there's some correction needed.
> >
> > I'm sorry for the mistake,
> > Rodrigo.
> >
> > >
> > > Sync with the following kernel commits:
> > > f9a15b968dce ("drm/intel/pciids: Refactor DG2 PCI IDs into segment
> > > ranges")
> > > e35ecd95ecf2 ("drm/i915/display: Add MTL subplatforms definition")
> > > fa8ffaae1b15 ("drm/xe/bmg: Add new PCI IDs")
> > > 16016ade13f6 ("drm/xe/ptl: Update the PTL pci id table")
> > >
> > > v2: More verbose commit message
> > >
> > > Signed-off-by: Matt Atwood <matthew.s.atwood at intel.com>
> > > Reviewed-by: Rodrigo Vivi <rodrigo.vivi at intel.com>
> >
> > > ---
> > >  lib/pciids.h | 62 +++++++++++++++++++++++++++++++++++++++-------------
> > >  1 file changed, 47 insertions(+), 15 deletions(-)
> > >
> > > diff --git a/lib/pciids.h b/lib/pciids.h
> > > index 23f349f65..4736ea525 100644
> > > --- a/lib/pciids.h
> > > +++ b/lib/pciids.h
> > > @@ -717,37 +717,66 @@
> > >       MACRO__(0xA7AB, ## __VA_ARGS__)
> > >
> > >  /* DG2 */
> > > -#define INTEL_DG2_G10_IDS(MACRO__, ...) \
> > > -     MACRO__(0x5690, ## __VA_ARGS__), \
> > > -     MACRO__(0x5691, ## __VA_ARGS__), \
> > > -     MACRO__(0x5692, ## __VA_ARGS__), \
> > > +#define INTEL_DG2_G10_D_IDS(MACRO__, ...) \
> > >       MACRO__(0x56A0, ## __VA_ARGS__), \
> > >       MACRO__(0x56A1, ## __VA_ARGS__), \
> > > -     MACRO__(0x56A2, ## __VA_ARGS__), \
> > > +     MACRO__(0x56A2, ## __VA_ARGS__)
> > > +
> > > +#define INTEL_DG2_G10_E_IDS(MACRO__, ...) \
> > >       MACRO__(0x56BE, ## __VA_ARGS__), \
> > >       MACRO__(0x56BF, ## __VA_ARGS__)
> > >
> > > -#define INTEL_DG2_G11_IDS(MACRO__, ...) \
> > > -     MACRO__(0x5693, ## __VA_ARGS__), \
> > > -     MACRO__(0x5694, ## __VA_ARGS__), \
> > > -     MACRO__(0x5695, ## __VA_ARGS__), \
> > > +#define INTEL_DG2_G10_M_IDS(MACRO__, ...) \
> > > +     MACRO__(0x5690, ## __VA_ARGS__), \
> > > +     MACRO__(0x5691, ## __VA_ARGS__), \
> > > +     MACRO__(0x5692, ## __VA_ARGS__)
> > > +
> > > +#define INTEL_DG2_G10_IDS(MACRO__, ...) \
> > > +     INTEL_DG2_G10_D_IDS(MACRO__, ## __VA_ARGS__), \
> > > +     INTEL_DG2_G10_E_IDS(MACRO__, ## __VA_ARGS__), \
> > > +     INTEL_DG2_G10_M_IDS(MACRO__, ## __VA_ARGS__)
> > > +
> > > +#define INTEL_DG2_G11_D_IDS(MACRO__, ...) \
> > >       MACRO__(0x56A5, ## __VA_ARGS__), \
> > >       MACRO__(0x56A6, ## __VA_ARGS__), \
> > >       MACRO__(0x56B0, ## __VA_ARGS__), \
> > > -     MACRO__(0x56B1, ## __VA_ARGS__), \
> > > +     MACRO__(0x56B1, ## __VA_ARGS__)
> > > +
> > > +#define INTEL_DG2_G11_E_IDS(MACRO__, ...) \
> > >       MACRO__(0x56BA, ## __VA_ARGS__), \
> > >       MACRO__(0x56BB, ## __VA_ARGS__), \
> > >       MACRO__(0x56BC, ## __VA_ARGS__), \
> > >       MACRO__(0x56BD, ## __VA_ARGS__)
> > >
> > > -#define INTEL_DG2_G12_IDS(MACRO__, ...) \
> > > -     MACRO__(0x5696, ## __VA_ARGS__), \
> > > -     MACRO__(0x5697, ## __VA_ARGS__), \
> > > +#define INTEL_DG2_G11_M_IDS(MACRO__, ...) \
> > > +     MACRO__(0x5693, ## __VA_ARGS__), \
> > > +     MACRO__(0x5694, ## __VA_ARGS__), \
> > > +     MACRO__(0x5695, ## __VA_ARGS__)
> > > +
> > > +#define INTEL_DG2_G11_IDS(MACRO__, ...) \
> > > +     INTEL_DG2_G11_D_IDS(MACRO__, ## __VA_ARGS__), \
> > > +     INTEL_DG2_G11_E_IDS(MACRO__, ## __VA_ARGS__), \
> > > +     INTEL_DG2_G11_M_IDS(MACRO__, ## __VA_ARGS__)
> > > +
> > > +#define INTEL_DG2_G12_D_IDS(MACRO__, ...) \
> > >       MACRO__(0x56A3, ## __VA_ARGS__), \
> > >       MACRO__(0x56A4, ## __VA_ARGS__), \
> > >       MACRO__(0x56B2, ## __VA_ARGS__), \
> > >       MACRO__(0x56B3, ## __VA_ARGS__)
> > >
> > > +#define INTEL_DG2_G12_M_IDS(MACRO__, ...) \
> > > +     MACRO__(0x5696, ## __VA_ARGS__), \
> > > +     MACRO__(0x5697, ## __VA_ARGS__)
> > > +
> > > +#define INTEL_DG2_G12_IDS(MACRO__, ...) \
> > > +     INTEL_DG2_G12_D_IDS(MACRO__, ## __VA_ARGS__), \
> > > +     INTEL_DG2_G12_M_IDS(MACRO__, ## __VA_ARGS__)
> > > +
> > > +#define INTEL_DG2_D_IDS(MACRO__, ...) \
> > > +     INTEL_DG2_G10_D_IDS(MACRO__, ## __VA_ARGS__), \
> > > +     INTEL_DG2_G11_D_IDS(MACRO__, ## __VA_ARGS__), \
> > > +     INTEL_DG2_G12_D_IDS(MACRO__, ## __VA_ARGS__)
> > > +
> > >  #define INTEL_DG2_IDS(MACRO__, ...) \
> > >       INTEL_DG2_G10_IDS(MACRO__, ## __VA_ARGS__), \
> > >       INTEL_DG2_G11_IDS(MACRO__, ## __VA_ARGS__), \
> > > @@ -782,9 +811,12 @@
> > >       INTEL_ARL_S_IDS(MACRO__, ## __VA_ARGS__)
> > >
> > >  /* MTL */
> > > -#define INTEL_MTL_IDS(MACRO__, ...) \
> > > +#define INTEL_MTL_U_IDS(MACRO__, ...) \
> > >       MACRO__(0x7D40, ## __VA_ARGS__), \
> > > -     MACRO__(0x7D45, ## __VA_ARGS__), \
> > > +     MACRO__(0x7D45, ## __VA_ARGS__)
> > > +
> > > +#define INTEL_MTL_IDS(MACRO__, ...) \
> > > +     INTEL_MTL_U_IDS(MACRO__, ## __VA_ARGS__), \
> > >       MACRO__(0x7D55, ## __VA_ARGS__), \
> > >       MACRO__(0x7D60, ## __VA_ARGS__), \
> > >       MACRO__(0x7DD5, ## __VA_ARGS__)
> > > --
> > > 2.45.0
> > >


More information about the igt-dev mailing list