[PATCH 10/14] drm/i915: support mixed gtt mode for the 48b PPGTT
Matthew Auld
matthew.auld at intel.com
Tue May 30 09:25:56 UTC 2017
Signed-off-by: Matthew Auld <matthew.auld at intel.com>
---
drivers/gpu/drm/i915/i915_gem_gtt.c | 74 +++++++++++++++++++++++++++++++++++--
drivers/gpu/drm/i915/i915_gem_gtt.h | 5 +++
2 files changed, 75 insertions(+), 4 deletions(-)
diff --git a/drivers/gpu/drm/i915/i915_gem_gtt.c b/drivers/gpu/drm/i915/i915_gem_gtt.c
index aefe15032b34..ef486d48a60a 100644
--- a/drivers/gpu/drm/i915/i915_gem_gtt.c
+++ b/drivers/gpu/drm/i915/i915_gem_gtt.c
@@ -934,17 +934,83 @@ static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
u32 unused)
{
struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
+ struct gen8_insert_pte idx = gen8_insert_pte(start);
+ struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
+ struct i915_page_directory_pointer *pdp = pdps[idx.pml4e];
+ struct i915_page_directory *pd = pdp->page_directory[idx.pdpe];
+ struct i915_page_table *pt = pd->page_table[idx.pde];
+ gen8_pte_t *pdp_vaddr = kmap_atomic_px(pdp);
+ gen8_pte_t *pd_vaddr = kmap_atomic_px(pd);
+ gen8_pte_t *pt_vaddr = kmap_atomic_px(pt);
+ const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
struct sgt_dma iter = {
.sg = pages->sgl,
.dma = sg_dma_address(iter.sg),
.max = iter.dma + iter.sg->length,
};
- struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
- struct gen8_insert_pte idx = gen8_insert_pte(start);
- while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++], &iter,
- &idx, cache_level))
+ do {
+ unsigned int page_size;
+
+ pt_vaddr[idx.pte] = pte_encode | iter.dma;
+ page_size = I915_GTT_PAGE_SIZE;
+
+ if (!idx.pte && page_sizes > I915_GTT_PAGE_SIZE) {
+ dma_addr_t remaining = iter.max - iter.dma;
+
+ if (unlikely(page_sizes & I915_GTT_PAGE_SIZE_1G) &&
+ remaining >= I915_GTT_PAGE_SIZE_1G && !idx.pde) {
+ pdp_vaddr[idx.pdpe] = pte_encode | GEN8_PDPE_PS_1G | iter.dma;
+ page_size = I915_GTT_PAGE_SIZE_1G;
+ } else if (page_sizes & I915_GTT_PAGE_SIZE_2M &&
+ remaining >= I915_GTT_PAGE_SIZE_2M) {
+ pd_vaddr[idx.pde] = pte_encode | GEN8_PDE_PS_2M | iter.dma;
+ page_size = I915_GTT_PAGE_SIZE_2M;
+ /* We don't support 64K in mixed mode for now */
+ } else if (page_sizes == I915_GTT_PAGE_SIZE_64K) {
+ pd_vaddr[idx.pde] |= GEN8_PDE_IPS_64K;
+ }
+ }
+
+ start += page_size;
+ iter.dma += page_size;
+ if (iter.dma >= iter.max) {
+ iter.sg = __sg_next(iter.sg);
+ if (!iter.sg)
+ break;
+
+ iter.dma = sg_dma_address(iter.sg);
+ iter.max = iter.dma + iter.sg->length;
+ }
+
GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
+ idx = gen8_insert_pte(start);
+
+ if (!idx.pte) {
+ if (!idx.pde) {
+ if (!idx.pdpe) {
+ pdp = pdps[idx.pml4e];
+
+ kunmap_atomic(pdp_vaddr);
+ pdp_vaddr = kmap_atomic_px(pdp);
+ }
+
+ pd = pdp->page_directory[idx.pdpe];
+
+ kunmap_atomic(pd_vaddr);
+ pd_vaddr = kmap_atomic_px(pd);
+ }
+
+ pt = pd->page_table[idx.pde];
+
+ kunmap_atomic(pt_vaddr);
+ pt_vaddr = kmap_atomic_px(pt);
+ }
+ } while (1);
+
+ kunmap_atomic(pt_vaddr);
+ kunmap_atomic(pd_vaddr);
+ kunmap_atomic(pdp_vaddr);
}
static void gen8_free_page_tables(struct i915_address_space *vm,
diff --git a/drivers/gpu/drm/i915/i915_gem_gtt.h b/drivers/gpu/drm/i915/i915_gem_gtt.h
index 8d1e19587e1f..9d8a2a44f6fb 100644
--- a/drivers/gpu/drm/i915/i915_gem_gtt.h
+++ b/drivers/gpu/drm/i915/i915_gem_gtt.h
@@ -149,6 +149,11 @@ typedef u64 gen8_ppgtt_pml4e_t;
#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
#define GEN8_PPAT(i, x) ((u64)(x) << ((i) * 8))
+#define GEN8_PDE_IPS_64K BIT(11)
+#define GEN8_PDE_PS_2M BIT(7)
+
+#define GEN8_PDPE_PS_1G BIT(7)
+
struct sg_table;
struct intel_rotation_info {
--
2.9.4
More information about the Intel-gfx-trybot
mailing list