[Intel-gfx] [PATCH i-g-t] tests: Add gem_spin_batch
Chris Wilson
chris at chris-wilson.co.uk
Tue Mar 7 16:12:29 UTC 2017
On Tue, Mar 07, 2017 at 06:02:29PM +0200, Mika Kuoppala wrote:
> Add gem_spin_batch to test that the dummyload infra
> is working properly. Can be also act as tool to force
> a single engine to be busy for controlled period of time.
>
> v2: plenty of igt-fu improvements (Chris)
>
> Cc: Abdiel Janulgue <abdiel.janulgue at linux.intel.com>
> Cc: Chris Wilson <chris at chris-wilson.co.uk>
> Signed-off-by: Mika Kuoppala <mika.kuoppala at intel.com>
> ---
> tests/Makefile.sources | 1 +
> tests/gem_spin_batch.c | 80 ++++++++++++++++++++++++++++++++++++++++++++++++++
> 2 files changed, 81 insertions(+)
> create mode 100644 tests/gem_spin_batch.c
>
> diff --git a/tests/Makefile.sources b/tests/Makefile.sources
> index 6e07d93..1763b67 100644
> --- a/tests/Makefile.sources
> +++ b/tests/Makefile.sources
> @@ -214,6 +214,7 @@ TESTS_progs = \
> gem_unfence_active_buffers \
> gem_unref_active_buffers \
> gem_wait \
> + gem_spin_batch \
> gem_workarounds \
> gen3_mixed_blits \
> gen3_render_linear_blits \
> diff --git a/tests/gem_spin_batch.c b/tests/gem_spin_batch.c
> new file mode 100644
> index 0000000..9823f4c
> --- /dev/null
> +++ b/tests/gem_spin_batch.c
> @@ -0,0 +1,80 @@
> +/*
> + * Copyright © 2017 Intel Corporation
> + *
> + * Permission is hereby granted, free of charge, to any person obtaining a
> + * copy of this software and associated documentation files (the "Software"),
> + * to deal in the Software without restriction, including without limitation
> + * the rights to use, copy, modify, merge, publish, distribute, sublicense,
> + * and/or sell copies of the Software, and to permit persons to whom the
> + * Software is furnished to do so, subject to the following conditions:
> + *
> + * The above copyright notice and this permission notice (including the next
> + * paragraph) shall be included in all copies or substantial portions of the
> + * Software.
> + *
> + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
> + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
> + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
> + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
> + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
> + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
> + * IN THE SOFTWARE.
> + *
> + */
> +
> +#include "igt.h"
> +
static void basic(int fd, unsigned engine, unsigned timeout_sec)
{
const int64_t timeout_100ms = 100000000LL;
unsigned long loops = 0;
igt_spin_t *spin;
struct timespec tv = {};
int64_t elapsed;
spin = igt_spin_batch_new(fd, engine, 0);
while ((elapsed = igt_nanoseconds_elapsed(&tv)) >> 30 < timeout_sec) {
igt_spin_t *next = igt_spin_bach_new(fd, engine, 0);
igt_spin_batch_set_timeout(spin, timeout_100ms);
gem_sync(fd, spin->handle);
loops++;
igt_spin_batch_free(fd, spin);
spin = next;
}
igt_spin_batch_free(fd, spin);
igt_assert_lte(loops * timeout_100ms, elapsed);
igt_assert_lte(100 * elapsed < 105 * loops * timeout_100ms);
igt_assert_eq(intel_detect_and_clear_missed_interrupts(fd), 0);
}
--
Chris Wilson, Intel Open Source Technology Centre
More information about the Intel-gfx
mailing list