[Intel-gfx] [PATCH v1] drm/i915: Fix wrong CDCLK adjustment changes
Manasi Navare
manasi.d.navare at intel.com
Mon Jun 1 20:37:19 UTC 2020
On Mon, Jun 01, 2020 at 10:49:54AM +0300, Lisovskiy, Stanislav wrote:
> On Fri, May 29, 2020 at 04:57:38PM -0700, Manasi Navare wrote:
> > On Tue, May 26, 2020 at 12:48:52PM +0300, Stanislav Lisovskiy wrote:
> > > Previous patch didn't take into account all pipes
> > > but only those in state, which could cause wrong
> > > CDCLK conclcusions and calculations.
> > > Also there was a severe issue with min_cdclk being
> > > assigned to 0 every compare cycle.
> > >
> > > Too bad this was found by me only after merge.
> > > This could be also causing the issues in test, however
> > > not clear - anyway marking this as fixing the
> > > "Adjust CDCLK accordingly to our DBuf bw needs".
> > >
> > > Signed-off-by: Stanislav Lisovskiy <stanislav.lisovskiy at intel.com>
> > > Fixes: cd1915460861 ("Adjust CDCLK accordingly to our DBuf bw needs")
> > > ---
> > > drivers/gpu/drm/i915/display/intel_bw.c | 51 ++++++++++++--------
> > > drivers/gpu/drm/i915/display/intel_cdclk.c | 19 +++++---
> > > drivers/gpu/drm/i915/display/intel_display.c | 26 +++++-----
> > > 3 files changed, 53 insertions(+), 43 deletions(-)
> > >
> > > diff --git a/drivers/gpu/drm/i915/display/intel_bw.c b/drivers/gpu/drm/i915/display/intel_bw.c
> > > index a79bd7aeb03b..8096138abecc 100644
> > > --- a/drivers/gpu/drm/i915/display/intel_bw.c
> > > +++ b/drivers/gpu/drm/i915/display/intel_bw.c
> > > @@ -437,6 +437,7 @@ int skl_bw_calc_min_cdclk(struct intel_atomic_state *state)
> > > struct intel_crtc *crtc;
> > > int max_bw = 0;
> > > int slice_id;
> > > + enum pipe pipe;
> > > int i;
> > >
> > > for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
> > > @@ -447,7 +448,9 @@ int skl_bw_calc_min_cdclk(struct intel_atomic_state *state)
> > > if (IS_ERR(new_bw_state))
> > > return PTR_ERR(new_bw_state);
> > >
> > > - crtc_bw = &new_bw_state->dbuf_bw[crtc->pipe];
> > > + old_bw_state = intel_atomic_get_old_bw_state(state);
> > > +
> > > + crtc_bw = &new_bw_state->dbuf_bw[pipe];
> > >
> > > memset(&crtc_bw->used_bw, 0, sizeof(crtc_bw->used_bw));
> > >
> > > @@ -478,6 +481,15 @@ int skl_bw_calc_min_cdclk(struct intel_atomic_state *state)
> > > for_each_dbuf_slice_in_mask(slice_id, dbuf_mask)
> > > crtc_bw->used_bw[slice_id] += data_rate;
> > > }
> > > + }
> > > +
> > > + if (!old_bw_state)
> > > + return 0;
> > > +
> > > + for_each_pipe(dev_priv, pipe) {
> > > + struct intel_dbuf_bw *crtc_bw;
> > > +
> >
> > So the condition !old_bw_state() will make sure we loop through
> > only the active pipes and compute crtc_bw only for those right?
> >
> > Manasi
>
> Well, in fact this condition just checks if we had any crtcs in state -
> otherwise there were no changes, so bw_state global object doesn't need
> to be changed. Whenever something happens to crtc we should have it
> in the state, so this condition just checks if we need to modify bw_state
> or not.
>
> Regarding active/inactive pipes - currently for inactive pipes,
> we are going to get 0 dbuf slice mask, so we just won't accumulate any data
> rate for those. So if the pipe got disabled we will get less required min_cdclk
> which against old_bw_state, which will mean that we are going to acquire
> the global state lock for writing.
>
> In fact we could optimize the code by skipping inactive pipes completely
> i.e don't even calculate dbuf slice mask,
> which will be 0. However the logic and the end result would be
> the same anyway.
Okay yes this makes sense, thanks for the clarification.
So would be it be an easy change to add a condition to return for an inactive pipe?
Manasi
>
> Stan
>
> >
> > > + crtc_bw = &new_bw_state->dbuf_bw[pipe];
> > >
> > > for_each_dbuf_slice(slice_id) {
> > > /*
> > > @@ -490,14 +502,9 @@ int skl_bw_calc_min_cdclk(struct intel_atomic_state *state)
> > > */
> > > max_bw += crtc_bw->used_bw[slice_id];
> > > }
> > > -
> > > - new_bw_state->min_cdclk = max_bw / 64;
> > > -
> > > - old_bw_state = intel_atomic_get_old_bw_state(state);
> > > }
> > >
> > > - if (!old_bw_state)
> > > - return 0;
> > > + new_bw_state->min_cdclk = max_bw / 64;
> > >
> > > if (new_bw_state->min_cdclk != old_bw_state->min_cdclk) {
> > > int ret = intel_atomic_lock_global_state(&new_bw_state->base);
> > > @@ -511,34 +518,38 @@ int skl_bw_calc_min_cdclk(struct intel_atomic_state *state)
> > >
> > > int intel_bw_calc_min_cdclk(struct intel_atomic_state *state)
> > > {
> > > - int i;
> > > + struct drm_i915_private *dev_priv = to_i915(state->base.dev);
> > > + struct intel_bw_state *new_bw_state = NULL;
> > > + struct intel_bw_state *old_bw_state = NULL;
> > > const struct intel_crtc_state *crtc_state;
> > > struct intel_crtc *crtc;
> > > int min_cdclk = 0;
> > > - struct intel_bw_state *new_bw_state = NULL;
> > > - struct intel_bw_state *old_bw_state = NULL;
> > > + enum pipe pipe;
> > > + int i;
> > >
> > > for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
> > > - struct intel_cdclk_state *cdclk_state;
> > > -
> > > new_bw_state = intel_atomic_get_bw_state(state);
> > > if (IS_ERR(new_bw_state))
> > > return PTR_ERR(new_bw_state);
> > >
> > > - cdclk_state = intel_atomic_get_cdclk_state(state);
> > > - if (IS_ERR(cdclk_state))
> > > - return PTR_ERR(cdclk_state);
> > > -
> > > - min_cdclk = max(cdclk_state->min_cdclk[crtc->pipe], min_cdclk);
> > > -
> > > - new_bw_state->min_cdclk = min_cdclk;
> > > -
> > > old_bw_state = intel_atomic_get_old_bw_state(state);
> > > }
> > >
> > > if (!old_bw_state)
> > > return 0;
> > >
> > > + for_each_pipe(dev_priv, pipe) {
> > > + struct intel_cdclk_state *cdclk_state;
> > > +
> > > + cdclk_state = intel_atomic_get_new_cdclk_state(state);
> > > + if (!cdclk_state)
> > > + return 0;
> > > +
> > > + min_cdclk = max(cdclk_state->min_cdclk[pipe], min_cdclk);
> > > + }
> > > +
> > > + new_bw_state->min_cdclk = min_cdclk;
> > > +
> > > if (new_bw_state->min_cdclk != old_bw_state->min_cdclk) {
> > > int ret = intel_atomic_lock_global_state(&new_bw_state->base);
> > >
> > > diff --git a/drivers/gpu/drm/i915/display/intel_cdclk.c b/drivers/gpu/drm/i915/display/intel_cdclk.c
> > > index f9b0fc7317de..08468b121d02 100644
> > > --- a/drivers/gpu/drm/i915/display/intel_cdclk.c
> > > +++ b/drivers/gpu/drm/i915/display/intel_cdclk.c
> > > @@ -2084,9 +2084,12 @@ int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
> > > static int intel_compute_min_cdclk(struct intel_cdclk_state *cdclk_state)
> > > {
> > > struct intel_atomic_state *state = cdclk_state->base.state;
> > > + struct drm_i915_private *dev_priv = to_i915(state->base.dev);
> > > + struct intel_bw_state *bw_state = NULL;
> > > struct intel_crtc *crtc;
> > > struct intel_crtc_state *crtc_state;
> > > int min_cdclk, i;
> > > + enum pipe pipe;
> > >
> > > for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
> > > int ret;
> > > @@ -2095,6 +2098,10 @@ static int intel_compute_min_cdclk(struct intel_cdclk_state *cdclk_state)
> > > if (min_cdclk < 0)
> > > return min_cdclk;
> > >
> > > + bw_state = intel_atomic_get_bw_state(state);
> > > + if (IS_ERR(bw_state))
> > > + return PTR_ERR(bw_state);
> > > +
> > > if (cdclk_state->min_cdclk[i] == min_cdclk)
> > > continue;
> > >
> > > @@ -2106,15 +2113,11 @@ static int intel_compute_min_cdclk(struct intel_cdclk_state *cdclk_state)
> > > }
> > >
> > > min_cdclk = cdclk_state->force_min_cdclk;
> > > + for_each_pipe(dev_priv, pipe) {
> > > + min_cdclk = max(cdclk_state->min_cdclk[pipe], min_cdclk);
> > >
> > > - for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
> > > - struct intel_bw_state *bw_state;
> > > -
> > > - min_cdclk = max(cdclk_state->min_cdclk[crtc->pipe], min_cdclk);
> > > -
> > > - bw_state = intel_atomic_get_bw_state(state);
> > > - if (IS_ERR(bw_state))
> > > - return PTR_ERR(bw_state);
> > > + if (!bw_state)
> > > + continue;
> > >
> > > min_cdclk = max(bw_state->min_cdclk, min_cdclk);
> > > }
> > > diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
> > > index f40b909952cc..66af8f3053ed 100644
> > > --- a/drivers/gpu/drm/i915/display/intel_display.c
> > > +++ b/drivers/gpu/drm/i915/display/intel_display.c
> > > @@ -14708,13 +14708,14 @@ static int intel_atomic_check_cdclk(struct intel_atomic_state *state,
> > > bool *need_cdclk_calc)
> > > {
> > > struct drm_i915_private *dev_priv = to_i915(state->base.dev);
> > > - int i;
> > > + struct intel_cdclk_state *new_cdclk_state;
> > > struct intel_plane_state *plane_state;
> > > + struct intel_bw_state *new_bw_state;
> > > struct intel_plane *plane;
> > > + int min_cdclk = 0;
> > > + enum pipe pipe;
> > > int ret;
> > > - struct intel_cdclk_state *new_cdclk_state;
> > > - struct intel_crtc_state *new_crtc_state;
> > > - struct intel_crtc *crtc;
> > > + int i;
> > > /*
> > > * active_planes bitmask has been updated, and potentially
> > > * affected planes are part of the state. We can now
> > > @@ -14735,23 +14736,18 @@ static int intel_atomic_check_cdclk(struct intel_atomic_state *state,
> > > if (ret)
> > > return ret;
> > >
> > > - if (!new_cdclk_state)
> > > - return 0;
> > > -
> > > - for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
> > > - struct intel_bw_state *bw_state;
> > > - int min_cdclk = 0;
> > > + new_bw_state = intel_atomic_get_new_bw_state(state);
> > >
> > > - min_cdclk = max(new_cdclk_state->min_cdclk[crtc->pipe], min_cdclk);
> > > + if (!new_cdclk_state || !new_bw_state)
> > > + return 0;
> > >
> > > - bw_state = intel_atomic_get_bw_state(state);
> > > - if (IS_ERR(bw_state))
> > > - return PTR_ERR(bw_state);
> > > + for_each_pipe(dev_priv, pipe) {
> > > + min_cdclk = max(new_cdclk_state->min_cdclk[pipe], min_cdclk);
> > >
> > > /*
> > > * Currently do this change only if we need to increase
> > > */
> > > - if (bw_state->min_cdclk > min_cdclk)
> > > + if (new_bw_state->min_cdclk > min_cdclk)
> > > *need_cdclk_calc = true;
> > > }
> > >
> > > --
> > > 2.24.1.485.gad05a3d8e5
> > >
More information about the Intel-gfx
mailing list