[Intel-gfx] [V3 2/7] drm/i915/jsl: program DSI panel GPIOs

Lee, Shawn C shawn.c.lee at intel.com
Thu Aug 12 14:52:15 UTC 2021


On Thu, 12 Aug 2021, Jani Nikula <jani.nikula at linux.intel.com> wrote:
>On Wed, 11 Aug 2021, "Lee, Shawn C" <shawn.c.lee at intel.com> wrote:
>> On Tue, 10 Aug 2021, Jani Nikula <jani.nikula at linux.intel.com> wrote:
>>>On Tue, 10 Aug 2021, "Lee, Shawn C" <shawn.c.lee at intel.com> wrote:
>>>> On Tue, 10 Aug 2021, Jani Nikula <jani.nikula at linux.intel.com> wrote:
>>>>>On Fri, 23 Jul 2021, Lee Shawn C <shawn.c.lee at intel.com> wrote:
>>>>>> DSI driver should have its own implementation to toggle gpio pins
>>>>>> based on GPIO info coming from VBT sequences.
>>>>>
>>>>>Why?
>>>>>
>>>>
>>>> Without this change, we are not able to control gpio signal output to
>>>> meet MIPI panel's requirement for power on/off sequence.
>>>>
>>>>>>
>>>>>> Cc: Ville Syrjala <ville.syrjala at linux.intel.com>
>>>>>> Cc: Jani Nikula <jani.nikula at linux.intel.com>
>>>>>> Cc: Vandita Kulkarni <vandita.kulkarni at intel.com>
>>>>>> Cc: Cooper Chiou <cooper.chiou at intel.com>
>>>>>> Cc: William Tseng <william.tseng at intel.com>
>>>>>> Signed-off-by: Lee Shawn C <shawn.c.lee at intel.com>
>>>>>> ---
>>>>>>  drivers/gpu/drm/i915/display/intel_dsi_vbt.c | 44 +++++++++++++++++++-
>>>>>>  drivers/gpu/drm/i915/i915_reg.h              | 10 +++++
>>>>>>  2 files changed, 53 insertions(+), 1 deletion(-)
>>>>>>
>>>>>> diff --git a/drivers/gpu/drm/i915/display/intel_dsi_vbt.c
>>>>>> b/drivers/gpu/drm/i915/display/intel_dsi_vbt.c
>>>>>> index cc93e045a425..dd03e5629ba6 100644
>>>>>> --- a/drivers/gpu/drm/i915/display/intel_dsi_vbt.c
>>>>>> +++ b/drivers/gpu/drm/i915/display/intel_dsi_vbt.c
>>>>>> @@ -43,6 +43,7 @@
>>>>>>  #include "intel_display_types.h"
>>>>>>  #include "intel_dsi.h"
>>>>>>  #include "intel_sideband.h"
>>>>>> +#include "intel_de.h"
>>>>>>
>>>>>>  #define MIPI_TRANSFER_MODE_SHIFT    0
>>>>>>  #define MIPI_VIRTUAL_CHANNEL_SHIFT  1
>>>>>> @@ -354,7 +355,48 @@ static void bxt_exec_gpio(struct drm_i915_private
>>>>>> *dev_priv,  static void icl_exec_gpio(struct drm_i915_private *dev_priv,
>>>>>>                        u8 gpio_source, u8 gpio_index, bool value)  {
>>>>>> -    drm_dbg_kms(&dev_priv->drm, "Skipping ICL GPIO element execution\n");
>>>>>> +    u32 val;
>>>>>> +
>>>>>> +    switch (gpio_index) {
>>>>>> +    case ICL_GPIO_L_VDDEN_1:
>>>>>> +            val = intel_de_read(dev_priv, ICP_PP_CONTROL(1));
>>>>>> +            if (value)
>>>>>> +                    val |= PWR_STATE_TARGET;
>>>>>> +            else
>>>>>> +                    val &= ~PWR_STATE_TARGET;
>>>>>> +            intel_de_write(dev_priv, ICP_PP_CONTROL(1), val);
>>>>>
>>>>>All the PPS access should be in intel_pps.[ch] and protected with the pps mutex.
>>>>>
>>>>
>>>> OK! We will move icl_exec_gpio() into intel_pps.c and use pps mutex to protect it.
>>>>
>>>>>> +            break;
>>>>>> +    case ICL_GPIO_L_BKLTEN_1:
>>>>>> +            val = intel_de_read(dev_priv, ICP_PP_CONTROL(1));
>>>>>> +            if (value)
>>>>>> +                    val |= BACKLIGHT_ENABLE;
>>>>>> +            else
>>>>>> +                    val &= ~BACKLIGHT_ENABLE;
>>>>>> +            intel_de_write(dev_priv, ICP_PP_CONTROL(1), val);
>>>>>> +            break;
>>>>>> +    case ICL_GPIO_DDPA_CTRLCLK_1:
>>>>>> +            val = intel_de_read(dev_priv, GPIO(1));
>>>>>> +            if (value)
>>>>>> +                    val |= GPIO_CLOCK_VAL_OUT;
>>>>>> +            else
>>>>>> +                    val &= ~GPIO_CLOCK_VAL_OUT;
>>>>>> +            val |= GPIO_CLOCK_DIR_MASK | GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_VAL_MASK;
>>>>>> +            intel_de_write(dev_priv, GPIO(1), val);
>>>>>> +            break;
>>>>>> +    case ICL_GPIO_DDPA_CTRLDATA_1:
>>>>>> +            val = intel_de_read(dev_priv, GPIO(1));
>>>>>> +            if (value)
>>>>>> +                    val |= GPIO_DATA_VAL_OUT;
>>>>>> +            else
>>>>>> +                    val &= ~GPIO_DATA_VAL_OUT;
>>>>>> +            val |= GPIO_DATA_DIR_MASK | GPIO_DATA_DIR_OUT | GPIO_DATA_VAL_MASK;
>>>>>> +            intel_de_write(dev_priv, GPIO(1), val);
>>>>>> +            break;
>>>>>> +    default:
>>>>>> +            /* TODO: Add support for remaining GPIOs */
>>>>>> +            DRM_ERROR("Invalid GPIO number (%d) from VBT\n", gpio_index);
>>>>>> +            break;
>>>>>> +    }
>>>>>>  }
>>>>>>
>>>>>>  static const u8 *mipi_exec_gpio(struct intel_dsi *intel_dsi, const u8
>>>>>> *data) diff --git a/drivers/gpu/drm/i915/i915_reg.h
>>>>>> b/drivers/gpu/drm/i915/i915_reg.h index 943fe485c662..b725234e0e9c
>>>>>> 100644
>>>>>> --- a/drivers/gpu/drm/i915/i915_reg.h
>>>>>> +++ b/drivers/gpu/drm/i915/i915_reg.h
>>>>>> @@ -5143,6 +5143,16 @@ enum {
>>>>>>  #define _PP_STATUS                  0x61200
>>>>>>  #define PP_STATUS(pps_idx)          _MMIO_PPS(pps_idx, _PP_STATUS)
>>>>>>  #define   PP_ON                             REG_BIT(31)
>>>>>> +
>>>>>> +#define _PP_CONTROL_1                       0xc7204
>>>>>> +#define _PP_CONTROL_2                       0xc7304
>>>>>> +#define ICP_PP_CONTROL(x)           _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
>>>>>> +                                          _PP_CONTROL_2)
>>>>>> +#define  POWER_CYCLE_DELAY_MASK             REG_GENMASK(8, 4)
>>>>>> +#define  VDD_OVERRIDE_FORCE         REG_BIT(3)
>>>>>> +#define  BACKLIGHT_ENABLE           REG_BIT(2)
>>>>>> +#define  PWR_DOWN_ON_RESET          REG_BIT(1)
>>>>>> +#define  PWR_STATE_TARGET           REG_BIT(0)
>>>>>
>>>>>These are all duplicate defines for existing PP_CONTROL() registers and macros.
>>>>
>>>> I found this patch on drm-tip branch and removed PP_CONTRL() defines.
>>>> https://patchwork.freedesktop.org/patch/291095/
>>>
>>>Look for PP_CONTROL(), not ICL_PP_CONTROL().
>>>
>>
>> PP_CONTROL() mapped to PPS_BASE (0x61200) register. It looks to me driver may need
>> a new define like _MMIO_PPS that map to PCH_PPS_BASE (0xC7200). What do you think?
>
>This is covered with:
>
>/* Panel power sequencing */
>#define PPS_BASE			0x61200
>#define VLV_PPS_BASE			(VLV_DISPLAY_BASE + PPS_BASE)
>#define PCH_PPS_BASE			0xC7200
>
>#define _MMIO_PPS(pps_idx, reg)		_MMIO(dev_priv->pps_mmio_base -	\
>					      PPS_BASE + (reg) +	\
>					      (pps_idx) * 0x100)
>
>and dev_priv->pps_mmio_base being initialized in intel_pps_setup().
>
>BR,
>Jani.
>

PP_CONTROL() is able to control via different pps_mmio_base. I will update this patch
to remove redundant defines.

Best regards,
Shawn

>>
>>>
>>>>
>>>> Best regards,
>>>> Shawn
>>>>
>>>>>
>>>>>>  /*
>>>>>>   * Indicates that all dependencies of the panel are on:
>>>>>>   *
>>>>>
>>>>>--
>>>>>Jani Nikula, Intel Open Source Graphics Center
>>>>>


More information about the Intel-gfx mailing list