[Intel-gfx] [PATCH] drm/i915/dcs: demote noisy drm_info() to drm_kms_dbg()
Jani Nikula
jani.nikula at intel.com
Thu Oct 28 09:52:39 UTC 2021
On Wed, 27 Oct 2021, "Navare, Manasi" <manasi.d.navare at intel.com> wrote:
> On Wed, Oct 27, 2021 at 04:59:00PM +0300, Jani Nikula wrote:
>> The PPS, RC_RANGE_PARAM, and RC_BUF_THRESH logging are clearly for
>> debugging, and should not be info level messages.
>>
>> Signed-off-by: Jani Nikula <jani.nikula at intel.com>
>
> I think in the patch commit title there is a typo 'dcs' i think you meant drm/i915/dsc:
> Other than that I agree with having these as debug messages rather than info.
Whoops, fixed while pushing. Thanks.
Jani.
>
> Reviewed-by: Manasi Navare <manasi.d.navare at intel.com>
>
> Manasi
>
>> ---
>> drivers/gpu/drm/i915/display/intel_vdsc.c | 32 +++++++++++------------
>> 1 file changed, 16 insertions(+), 16 deletions(-)
>>
>> diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.c b/drivers/gpu/drm/i915/display/intel_vdsc.c
>> index fa84be609d5d..bf8d3c7ca2d9 100644
>> --- a/drivers/gpu/drm/i915/display/intel_vdsc.c
>> +++ b/drivers/gpu/drm/i915/display/intel_vdsc.c
>> @@ -598,7 +598,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> pps_val |= DSC_422_ENABLE;
>> if (vdsc_cfg->vbr_enable)
>> pps_val |= DSC_VBR_ENABLE;
>> - drm_info(&dev_priv->drm, "PPS0 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS0 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_0,
>> pps_val);
>> @@ -622,7 +622,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> /* Populate PICTURE_PARAMETER_SET_1 registers */
>> pps_val = 0;
>> pps_val |= DSC_BPP(vdsc_cfg->bits_per_pixel);
>> - drm_info(&dev_priv->drm, "PPS1 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS1 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_1,
>> pps_val);
>> @@ -647,7 +647,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> pps_val = 0;
>> pps_val |= DSC_PIC_HEIGHT(vdsc_cfg->pic_height) |
>> DSC_PIC_WIDTH(vdsc_cfg->pic_width / num_vdsc_instances);
>> - drm_info(&dev_priv->drm, "PPS2 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS2 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_2,
>> pps_val);
>> @@ -672,7 +672,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> pps_val = 0;
>> pps_val |= DSC_SLICE_HEIGHT(vdsc_cfg->slice_height) |
>> DSC_SLICE_WIDTH(vdsc_cfg->slice_width);
>> - drm_info(&dev_priv->drm, "PPS3 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS3 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_3,
>> pps_val);
>> @@ -697,7 +697,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> pps_val = 0;
>> pps_val |= DSC_INITIAL_XMIT_DELAY(vdsc_cfg->initial_xmit_delay) |
>> DSC_INITIAL_DEC_DELAY(vdsc_cfg->initial_dec_delay);
>> - drm_info(&dev_priv->drm, "PPS4 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS4 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_4,
>> pps_val);
>> @@ -722,7 +722,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> pps_val = 0;
>> pps_val |= DSC_SCALE_INC_INT(vdsc_cfg->scale_increment_interval) |
>> DSC_SCALE_DEC_INT(vdsc_cfg->scale_decrement_interval);
>> - drm_info(&dev_priv->drm, "PPS5 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS5 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_5,
>> pps_val);
>> @@ -749,7 +749,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> DSC_FIRST_LINE_BPG_OFFSET(vdsc_cfg->first_line_bpg_offset) |
>> DSC_FLATNESS_MIN_QP(vdsc_cfg->flatness_min_qp) |
>> DSC_FLATNESS_MAX_QP(vdsc_cfg->flatness_max_qp);
>> - drm_info(&dev_priv->drm, "PPS6 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS6 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_6,
>> pps_val);
>> @@ -774,7 +774,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> pps_val = 0;
>> pps_val |= DSC_SLICE_BPG_OFFSET(vdsc_cfg->slice_bpg_offset) |
>> DSC_NFL_BPG_OFFSET(vdsc_cfg->nfl_bpg_offset);
>> - drm_info(&dev_priv->drm, "PPS7 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS7 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_7,
>> pps_val);
>> @@ -799,7 +799,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> pps_val = 0;
>> pps_val |= DSC_FINAL_OFFSET(vdsc_cfg->final_offset) |
>> DSC_INITIAL_OFFSET(vdsc_cfg->initial_offset);
>> - drm_info(&dev_priv->drm, "PPS8 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS8 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_8,
>> pps_val);
>> @@ -824,7 +824,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> pps_val = 0;
>> pps_val |= DSC_RC_MODEL_SIZE(vdsc_cfg->rc_model_size) |
>> DSC_RC_EDGE_FACTOR(DSC_RC_EDGE_FACTOR_CONST);
>> - drm_info(&dev_priv->drm, "PPS9 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS9 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_9,
>> pps_val);
>> @@ -851,7 +851,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> DSC_RC_QUANT_INC_LIMIT1(vdsc_cfg->rc_quant_incr_limit1) |
>> DSC_RC_TARGET_OFF_HIGH(DSC_RC_TGT_OFFSET_HI_CONST) |
>> DSC_RC_TARGET_OFF_LOW(DSC_RC_TGT_OFFSET_LO_CONST);
>> - drm_info(&dev_priv->drm, "PPS10 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS10 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_10,
>> pps_val);
>> @@ -879,7 +879,7 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> vdsc_cfg->slice_width) |
>> DSC_SLICE_ROW_PER_FRAME(vdsc_cfg->pic_height /
>> vdsc_cfg->slice_height);
>> - drm_info(&dev_priv->drm, "PPS16 = 0x%08x\n", pps_val);
>> + drm_dbg_kms(&dev_priv->drm, "PPS16 = 0x%08x\n", pps_val);
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_16,
>> pps_val);
>> @@ -906,8 +906,8 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> rc_buf_thresh_dword[i / 4] |=
>> (u32)(vdsc_cfg->rc_buf_thresh[i] <<
>> BITS_PER_BYTE * (i % 4));
>> - drm_info(&dev_priv->drm, " RC_BUF_THRESH%d = 0x%08x\n", i,
>> - rc_buf_thresh_dword[i / 4]);
>> + drm_dbg_kms(&dev_priv->drm, "RC_BUF_THRESH_%d = 0x%08x\n", i,
>> + rc_buf_thresh_dword[i / 4]);
>> }
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_RC_BUF_THRESH_0,
>> @@ -963,8 +963,8 @@ static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
>> RC_MAX_QP_SHIFT) |
>> (vdsc_cfg->rc_range_params[i].range_min_qp <<
>> RC_MIN_QP_SHIFT)) << 16 * (i % 2));
>> - drm_info(&dev_priv->drm, " RC_RANGE_PARAM_%d = 0x%08x\n", i,
>> - rc_range_params_dword[i / 2]);
>> + drm_dbg_kms(&dev_priv->drm, "RC_RANGE_PARAM_%d = 0x%08x\n", i,
>> + rc_range_params_dword[i / 2]);
>> }
>> if (!is_pipe_dsc(crtc, cpu_transcoder)) {
>> intel_de_write(dev_priv, DSCA_RC_RANGE_PARAMETERS_0,
>> --
>> 2.30.2
>>
--
Jani Nikula, Intel Open Source Graphics Center
More information about the Intel-gfx
mailing list