[Intel-xe] ✗ CI.checkpatch: warning for uAPI Alignment - Cleanup and future proof (rev5)

Patchwork patchwork at emeril.freedesktop.org
Thu Nov 23 14:14:46 UTC 2023


== Series Details ==

Series: uAPI Alignment - Cleanup and future proof (rev5)
URL   : https://patchwork.freedesktop.org/series/126535/
State : warning

== Summary ==

+ KERNEL=/kernel
+ git clone https://gitlab.freedesktop.org/drm/maintainer-tools mt
Cloning into 'mt'...
warning: redirecting to https://gitlab.freedesktop.org/drm/maintainer-tools.git/
+ git -C mt rev-list -n1 origin/master
63c2b6b160bca2df6efc7bc4cea6f442097d7854
+ cd /kernel
+ git config --global --add safe.directory /kernel
+ git log -n1
commit df3b0178c4df3298cb57349789447f7a4d3b9187
Author: Rodrigo Vivi <rodrigo.vivi at intel.com>
Date:   Wed Nov 22 14:38:33 2023 +0000

    drm/xe/uapi: Move xe_exec after xe_exec_queue
    
    Although the exec ioctl is a very important one, it makes no sense
    to explain xe_exec before explaining the exec_queue. So, let's
    move this down to help bring a better flow on the documentation
    and code readability.
    
    It is important to highlight that this patch is changing all
    the ioctl numbers in a non-backward compatible way. However, we
    are doing this final uapi clean-up before we submit our first
    pull-request to be part of the upstream Kernel. Once we get
    there, no other change like this will ever happen and all the
    backward compatibility will be respected.
    
    Signed-off-by: Rodrigo Vivi <rodrigo.vivi at intel.com>
    Signed-off-by: Francois Dugast <francois.dugast at intel.com>
+ /mt/dim checkpatch 501feae7afed8e9b21700d1185532c18d62ca33a drm-intel
8b3c05e18 drm/xe: Extend drm_xe_vm_bind_op
d718d7901 drm/xe/uapi: Separate bo_create placement from flags
72a9355cc drm/xe: Make DRM_XE_DEVICE_QUERY_ENGINES future proof
20cc3ae40 drm/xe/uapi: Reject bo creation of unaligned size
c986f5d1c drm/xe/uapi: Align on a common way to return arrays (memory regions)
d4278dfab drm/xe/uapi: Align on a common way to return arrays (gt)
de75a6cf1 drm/xe/uapi: Align on a common way to return arrays (engines)
f9bd0b4ea drm/xe/uapi: Split xe_sync types from flags
05169e680 drm/xe/uapi: Kill tile_mask
74f0bb078 drm/xe/uapi: Crystal Reference Clock updates
24cb39fda drm/xe/uapi: Remove bogus engine list from the wait_user_fence IOCTL
f13a968b0 drm/xe/uapi: Add Tile ID information to the GT info query
a41b6b9f1 drm/xe/uapi: Fix various struct padding for 64b alignment
df3b0178c drm/xe/uapi: Move xe_exec after xe_exec_queue
-:51: WARNING:LONG_LINE: line length of 107 exceeds 100 columns
#51: FILE: include/uapi/drm/xe_drm.h:124:
+#define DRM_IOCTL_XE_EXEC			DRM_IOW(DRM_COMMAND_BASE + DRM_XE_EXEC, struct drm_xe_exec)

total: 0 errors, 1 warnings, 0 checks, 28 lines checked




More information about the Intel-xe mailing list