[Intel-xe] [CI 5/6] drm/xe: map MMIO BAR according to the num of tiles in device desc
Rodrigo Vivi
rodrigo.vivi at intel.com
Thu Oct 5 15:06:18 UTC 2023
From: Koby Elbaz <kelbaz at habana.ai>
When MMIO BAR is initially mapped, the driver assumes a single tile device.
However, former memory allocations take all tiles into account.
First, a common standard for resource usage is needed here.
Second, with the next (6th) patch in this series, the MMIO BAR remapping
will be done only if a reduced-tile device is attached.
Signed-off-by: Koby Elbaz <kelbaz at habana.ai>
Reviewed-by: Ofir Bitton <obitton at habana.ai>
Reviewed-by: Moti Haimovski <mhaimovski at habana.ai>
Signed-off-by: Rodrigo Vivi <rodrigo.vivi at intel.com>
---
drivers/gpu/drm/xe/xe_mmio.c | 13 ++++++-------
1 file changed, 6 insertions(+), 7 deletions(-)
diff --git a/drivers/gpu/drm/xe/xe_mmio.c b/drivers/gpu/drm/xe/xe_mmio.c
index 054ad752303f..52e4572e3c4a 100644
--- a/drivers/gpu/drm/xe/xe_mmio.c
+++ b/drivers/gpu/drm/xe/xe_mmio.c
@@ -383,14 +383,13 @@ int xe_mmio_init(struct xe_device *xe)
int err;
/*
- * Map the first 16MB of th BAR, which includes the registers (0-4MB),
- * reserved space (4MB-8MB), and GGTT (8MB-16MB) for a single tile.
- * This will get remapped later if we determine that we're running
- * on a multi-tile system.
+ * Map the maximum expected BAR size, which will get remapped later
+ * if we determine that we're running on a reduced-tile system.
+ * The first 16MB of the BAR, belong to the root tile, and include:
+ * registers (0-4MB), reserved space (4MB-8MB) and GGTT (8MB-16MB).
*/
- xe->mmio.size = SZ_16M;
- xe->mmio.regs = pci_iomap(to_pci_dev(xe->drm.dev), mmio_bar,
- xe->mmio.size);
+ xe->mmio.size = (SZ_16M + xe->info.tile_mmio_ext_size) * xe->info.tile_count;
+ xe->mmio.regs = pci_iomap(to_pci_dev(xe->drm.dev), mmio_bar, xe->mmio.size);
if (xe->mmio.regs == NULL) {
drm_err(&xe->drm, "failed to map registers\n");
return -EIO;
--
2.41.0
More information about the Intel-xe
mailing list