[PATCH 4/5] drm/i915/display: Add registers and compute the strength

Nautiyal, Ankit K ankit.k.nautiyal at intel.com
Thu Dec 12 05:58:43 UTC 2024


On 11/14/2024 3:48 PM, Nemesa Garg wrote:
> Add new registers and related bits. Compute the strength
> value and tap value based on display mode.
>
> v2: Replace i915/dev_priv with display[Jani]
> v3: Create separate file for defining register[Jani]
>      Add display->drm in debug prints[Jani]
> v4: Rebase
> v5: Fix build issue
>
> Signed-off-by: Nemesa Garg <nemesa.garg at intel.com>
> ---
>   drivers/gpu/drm/i915/display/intel_casf.c     | 114 ++++++++++++++++++
>   drivers/gpu/drm/i915/display/intel_casf.h     |   7 ++
>   .../gpu/drm/i915/display/intel_casf_regs.h    |  17 +++
>   drivers/gpu/drm/i915/display/intel_display.c  |   7 +-
>   4 files changed, 144 insertions(+), 1 deletion(-)
>
> diff --git a/drivers/gpu/drm/i915/display/intel_casf.c b/drivers/gpu/drm/i915/display/intel_casf.c
> index fce0b997ae62..396a9d0d6d61 100644
> --- a/drivers/gpu/drm/i915/display/intel_casf.c
> +++ b/drivers/gpu/drm/i915/display/intel_casf.c
> @@ -17,6 +17,9 @@
>   #define FILTER_COEFF_0_0 0
>   #define SET_POSITIVE_SIGN(x) ((x) & (~SIGN))
>   
> +#define MAX_PIXELS_FOR_3_TAP_FILTER (1920 * 1080)
> +#define MAX_PIXELS_FOR_5_TAP_FILTER (3840 * 2160)
> +
>   /**
>    * DOC: Content Adaptive Sharpness Filter (CASF)
>    *
> @@ -55,12 +58,92 @@ static u16 casf_coef(struct intel_crtc_state *crtc_state, int t)
>   	return coeff;
>   }
>   
> +/* Default LUT values to be loaded one time. */
> +static const u16 lut_data[] = {
> +	4095, 2047, 1364, 1022, 816, 678, 579,
> +	504, 444, 397, 357, 323, 293, 268, 244, 224,
> +	204, 187, 170, 154, 139, 125, 111, 98, 85,
> +	73, 60, 48, 36, 24, 12, 0
> +};
> +
> +void intel_filter_lut_load(struct intel_crtc *crtc,
> +			   const struct intel_crtc_state *crtc_state)
> +{
> +	struct intel_display *display = to_intel_display(crtc_state);
> +	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
> +	int i;
> +
> +	intel_de_write(display, SHRPLUT_INDEX(display, cpu_transcoder),
> +		       INDEX_AUTO_INCR | INDEX_VALUE(0));
> +
> +	for (i = 0; i < ARRAY_SIZE(lut_data); i++)
> +		intel_de_write(display, SHRPLUT_DATA(display, cpu_transcoder),
> +			       lut_data[i]);
> +}
> +
> +static void intel_casf_size_compute(struct intel_crtc_state *crtc_state)
> +{
> +	const struct drm_display_mode *mode = &crtc_state->hw.adjusted_mode;
> +	u16 total_pixels = mode->hdisplay * mode->vdisplay;
> +
> +	if (total_pixels <= MAX_PIXELS_FOR_3_TAP_FILTER)
> +		crtc_state->hw.casf_params.win_size = 0;
> +	else if (total_pixels <= MAX_PIXELS_FOR_5_TAP_FILTER)
> +		crtc_state->hw.casf_params.win_size = 1;
> +	else
> +		crtc_state->hw.casf_params.win_size = 2;
> +}
> +
> +bool intel_casf_strength_changed(struct intel_atomic_state *state)
> +{
> +	int i;
> +	struct intel_crtc_state *old_crtc_state, *new_crtc_state;
> +	struct intel_crtc *crtc;
> +
> +	for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
> +					    new_crtc_state, i) {
> +		if (new_crtc_state->uapi.sharpness_strength !=
> +				old_crtc_state->uapi.sharpness_strength)
> +			return true;
> +	}
> +
> +	return false;
> +}
> +
>   void intel_casf_enable(struct intel_crtc_state *crtc_state)
>   {
>   	struct intel_display *display = to_intel_display(crtc_state);
> +	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
>   	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
>   	int id = crtc_state->scaler_state.scaler_id;
>   	int i;
> +	u32 sharpness_ctl;
> +	u8 val;
> +
> +	if (crtc_state->uapi.sharpness_strength == 0 ||
> +	    crtc_state->pch_pfit.enabled) {
> +		intel_casf_disable(crtc_state);
> +
> +		return;
> +	}
> +
> +	/*
> +	 * HW takes a value in form (1.0 + strength) in 4.4 fixed format.
> +	 * Strength is from 0.0-14.9375 ie from 0-239.
> +	 * User can give value from 0-255 but is clamped to 239.
> +	 * Ex. User gives 85 which is 5.3125 and adding 1.0 gives 6.3125.
> +	 * 6.3125 in 4.4 format is 01100101 which is equal to 101.
> +	 * Also 85 + 16 = 101.
> +	 */
> +	val = min(crtc_state->uapi.sharpness_strength, 0xEF) + 0x10;
> +
> +	drm_dbg(display->drm, "Filter strength value: %d\n", val);
> +
> +	sharpness_ctl =	FILTER_EN | FILTER_STRENGTH(val) |
> +		FILTER_SIZE(crtc_state->hw.casf_params.win_size);
> +
> +	intel_de_write(display, SHARPNESS_CTL(display, cpu_transcoder),
> +		       sharpness_ctl);
>   
>   	intel_de_write_fw(display, GLK_PS_COEF_INDEX_SET(crtc->pipe, id, 0),
>   			  PS_COEF_INDEX_AUTO_INC);
> @@ -89,9 +172,23 @@ void intel_casf_enable(struct intel_crtc_state *crtc_state)
>   
>   int intel_casf_compute_config(struct intel_crtc_state *crtc_state)
>   {
> +	struct intel_display *display = to_intel_display(crtc_state);
> +
> +	if (crtc_state->uapi.sharpness_strength == 0) {
> +		crtc_state->hw.casf_params.need_scaler = false;
> +		return 0;
> +	}
> +
> +	if (crtc_state->pch_pfit.enabled)
> +		return -EINVAL;
> +
>   	if (!crtc_state->pch_pfit.enabled)
>   		crtc_state->hw.casf_params.need_scaler = true;
>   
> +	intel_casf_size_compute(crtc_state);
> +	drm_dbg(display->drm, "Tap Size: %d\n",
> +		crtc_state->hw.casf_params.win_size);
> +
>   	return 0;
>   }
>   
> @@ -136,3 +233,20 @@ void intel_casf_scaler_compute_config(struct intel_crtc_state *crtc_state)
>   					      filter_coeff[i]);
>   	}
>   }
> +
> +void intel_casf_disable(struct intel_crtc_state *crtc_state)
> +{
> +	struct intel_display *display = to_intel_display(crtc_state);
> +	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
> +
> +	intel_de_write(display, SHARPNESS_CTL(display, cpu_transcoder), 0);
> +	drm_dbg(display->drm, "Filter strength value: %d\n", 0);
> +}
> +
> +bool intel_casf_compute(struct intel_crtc_state *crtc_state)
> +{
> +	if (!(FILTER_EN & 1) && crtc_state->uapi.sharpness_strength != 0)

This is not very clear. I think (FILTER_EN & 1) gotadded erroneously.


> +		return true;
> +
> +	return false;
> +}
> diff --git a/drivers/gpu/drm/i915/display/intel_casf.h b/drivers/gpu/drm/i915/display/intel_casf.h
> index 568e0f8083eb..05b0abddd917 100644
> --- a/drivers/gpu/drm/i915/display/intel_casf.h
> +++ b/drivers/gpu/drm/i915/display/intel_casf.h
> @@ -9,9 +9,16 @@
>   #include <linux/types.h>
>   
>   struct intel_crtc_state;
> +struct intel_atomic_state;
> +struct intel_crtc;
>   
>   void intel_casf_enable(struct intel_crtc_state *crtc_state);
>   void intel_casf_scaler_compute_config(struct intel_crtc_state *crtc_state);
>   int intel_casf_compute_config(struct intel_crtc_state *crtc_state);
> +void intel_filter_lut_load(struct intel_crtc *crtc,
> +			   const struct intel_crtc_state *crtc_state);
> +bool intel_casf_strength_changed(struct intel_atomic_state *state);
> +void intel_casf_disable(struct intel_crtc_state *crtc_state);
> +bool intel_casf_compute(struct intel_crtc_state *crtc_state);
>   
>   #endif /* __INTEL_CASF_H__ */
> diff --git a/drivers/gpu/drm/i915/display/intel_casf_regs.h b/drivers/gpu/drm/i915/display/intel_casf_regs.h
> index 0b3fcdb22c0c..fb92978e386a 100644
> --- a/drivers/gpu/drm/i915/display/intel_casf_regs.h
> +++ b/drivers/gpu/drm/i915/display/intel_casf_regs.h
> @@ -15,5 +15,22 @@
>   #define MANTISSA_MASK			REG_GENMASK(11, 3)
>   #define MANTISSA(x)			REG_FIELD_PREP(MANTISSA_MASK, (x))
>   
> +#define _SHARPNESS_CTL_A                0x682B0
> +#define SHARPNESS_CTL(display, trans)   _MMIO_PIPE2(display, trans, _SHARPNESS_CTL_A)
> +#define   FILTER_EN                     REG_BIT(31)
> +#define   FILTER_STRENGTH_MASK          REG_GENMASK(15, 8)
> +#define   FILTER_STRENGTH(x)            REG_FIELD_PREP(FILTER_STRENGTH_MASK, (x))
> +#define   FILTER_SIZE_MASK              REG_GENMASK(1, 0)
> +#define   FILTER_SIZE(x)                REG_FIELD_PREP(FILTER_SIZE_MASK, (x))
> +
> +#define _SHRPLUT_DATA_A                 0x682B8
> +#define SHRPLUT_DATA(display, trans)    _MMIO_PIPE2(display, trans, _SHRPLUT_DATA_A)
> +
> +#define _SHRPLUT_INDEX_A                0x682B4
> +#define SHRPLUT_INDEX(display, trans)   _MMIO_PIPE2(display, trans, _SHRPLUT_INDEX_A)
> +#define   INDEX_AUTO_INCR               REG_BIT(10)
> +#define   INDEX_VALUE_MASK              REG_GENMASK(4, 0)
> +#define   INDEX_VALUE(x)                REG_FIELD_PREP(INDEX_VALUE_MASK, (x))
> +
>   #endif /* __INTEL_CASF_REGS__ */
>   
> diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
> index 1b1335e0af68..f5e837310309 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.c
> +++ b/drivers/gpu/drm/i915/display/intel_display.c
> @@ -6198,7 +6198,12 @@ static int intel_atomic_check_planes(struct intel_atomic_state *state)
>   		if (ret)
>   			return ret;
>   
> -		intel_casf_scaler_compute_config(new_crtc_state);
> +		if (intel_casf_compute(new_crtc_state)) {
> +			intel_casf_scaler_compute_config(new_crtc_state);
> +			ret = intel_casf_compute_config(new_crtc_state);

As mentioned earlier, you need just one function 
intel_casf_compute_config() that calls intel_casf_scaler_compute_config().

Regards,

Ankit

> +			if (ret)
> +				return ret;
> +		}
>   
>   		/*
>   		 * On some platforms the number of active planes affects


More information about the Intel-xe mailing list