[PATCH v3 2/3] drm/xe: Expose PCIe Gen4 downspeed attributes

Raag Jadav raag.jadav at intel.com
Thu Apr 17 11:12:32 UTC 2025


Expose sysfs attributes for PCIe Gen4 downspeed capability and status.

v2: Move from debugfs to sysfs (Lucas, Rodrigo, Badal)
    Rework macros and their naming (Rodrigo)
v3: Use sysfs_create_files() (Riana)
    Fix checkpatch warning (Riana)

Signed-off-by: Raag Jadav <raag.jadav at intel.com>
---
 drivers/gpu/drm/xe/xe_device.c       |   5 ++
 drivers/gpu/drm/xe/xe_device_sysfs.c | 101 +++++++++++++++++++++++++++
 drivers/gpu/drm/xe/xe_device_sysfs.h |   1 +
 drivers/gpu/drm/xe/xe_pcode_api.h    |   5 ++
 4 files changed, 112 insertions(+)

diff --git a/drivers/gpu/drm/xe/xe_device.c b/drivers/gpu/drm/xe/xe_device.c
index 6c9d3009aa03..79b7b0ecfbae 100644
--- a/drivers/gpu/drm/xe/xe_device.c
+++ b/drivers/gpu/drm/xe/xe_device.c
@@ -26,6 +26,7 @@
 #include "xe_bo_evict.h"
 #include "xe_debugfs.h"
 #include "xe_devcoredump.h"
+#include "xe_device_sysfs.h"
 #include "xe_dma_buf.h"
 #include "xe_drm_client.h"
 #include "xe_drv.h"
@@ -916,6 +917,10 @@ int xe_device_probe(struct xe_device *xe)
 	if (err)
 		goto err_unregister_display;
 
+	err = xe_device_sysfs_init(xe);
+	if (err)
+		goto err_unregister_display;
+
 	xe_debugfs_register(xe);
 
 	err = xe_hwmon_register(xe);
diff --git a/drivers/gpu/drm/xe/xe_device_sysfs.c b/drivers/gpu/drm/xe/xe_device_sysfs.c
index 2d25e5b5d4bf..923612a0a2e0 100644
--- a/drivers/gpu/drm/xe/xe_device_sysfs.c
+++ b/drivers/gpu/drm/xe/xe_device_sysfs.c
@@ -11,6 +11,9 @@
 
 #include "xe_device.h"
 #include "xe_device_sysfs.h"
+#include "xe_mmio.h"
+#include "xe_pcode_api.h"
+#include "xe_pcode.h"
 #include "xe_pm.h"
 
 /**
@@ -81,3 +84,101 @@ int xe_pm_sysfs_init(struct xe_device *xe)
 
 	return devm_add_action_or_reset(dev, xe_pm_sysfs_fini, xe);
 }
+
+/**
+ * DOC: PCIe Gen5 Update Limitations
+ *
+ * Default link speed of discrete GPUs is determined by configuration
+ * parameters stored in their flash memory, which are subject to override
+ * through user initiated firmware updates. It has been observed that devices
+ * configured with PCIe Gen5 as their default speed can come across link
+ * quality issues due to host or motherboard limitations and may have to
+ * auto-downspeed to PCIe Gen4 when faced with unstable link at Gen5, which
+ * makes firmware updates rather risky on such setups. It is required to
+ * ensure that the device is capable of auto-downspeeding to PCIe Gen4 link
+ * before pushing the image with PCIe Gen5 as default configuration. This
+ * can be done by reading ``pcie_gen4_downspeed_capable`` sysfs entry, which
+ * will denote PCIe Gen4 downspeed capability of the device with boolean output
+ * value of ``0`` or ``1``, meaning `incapable` or `capable` respectively.
+ *
+ * .. code-block:: shell
+ *
+ *    $ cat /sys/bus/pci/devices/<bdf>/pcie_gen4_downspeed_capable
+ *
+ * Pushing PCIe Gen5 update on a downspeed incapable device and facing link
+ * instability due to host or motherboard limitations can result in driver
+ * failing to bind to the device, making further firmware updates impossible
+ * with RMA being the only last resort.
+ *
+ * PCIe Gen4 downspeed status of downspeed capable devices is available through
+ * ``pcie_gen4_downspeed_status`` sysfs entry with boolean output value of
+ * ``0`` or ``1``, where ``0`` means no auto-downspeeding was required during
+ * link training (which is the optimal scenario) and ``1`` means the device
+ * has auto-downsped to PCIe Gen4 due to unstable Gen5 link.
+ *
+ * .. code-block:: shell
+ *
+ *    $ cat /sys/bus/pci/devices/<bdf>/pcie_gen4_downspeed_status
+ */
+
+static ssize_t
+pcie_gen4_downspeed_capable_show(struct device *dev, struct device_attribute *attr, char *buf)
+{
+	struct pci_dev *pdev = to_pci_dev(dev);
+	struct xe_device *xe = pdev_to_xe_device(pdev);
+	u32 cap, val;
+
+	xe_pm_runtime_get(xe);
+	val = xe_mmio_read32(xe_root_tile_mmio(xe), BMG_PCIE4_CAP);
+	xe_pm_runtime_put(xe);
+
+	cap = REG_FIELD_GET(PCIE4_DOWNSPEED, val);
+	return sysfs_emit(buf, "%u\n", cap == DOWNSPEED_CAPABLE ? true : false);
+}
+static DEVICE_ATTR_ADMIN_RO(pcie_gen4_downspeed_capable);
+
+static ssize_t
+pcie_gen4_downspeed_status_show(struct device *dev, struct device_attribute *attr, char *buf)
+{
+	struct pci_dev *pdev = to_pci_dev(dev);
+	struct xe_device *xe = pdev_to_xe_device(pdev);
+	u32 val;
+	int ret;
+
+	xe_pm_runtime_get(xe);
+	ret = xe_pcode_read(xe_device_get_root_tile(xe),
+			    PCODE_MBOX(DGFX_PCODE_STATUS, DGFX_GET_INIT_STATUS, 0),
+			    &val, NULL);
+	xe_pm_runtime_put(xe);
+
+	return ret ?: sysfs_emit(buf, "%u\n", REG_FIELD_GET(DGFX_PCIE4_DOWNSPEED_STATUS, val));
+}
+static DEVICE_ATTR_ADMIN_RO(pcie_gen4_downspeed_status);
+
+static const struct attribute *pcie_gen4_downspeed_attrs[] = {
+	&dev_attr_pcie_gen4_downspeed_capable.attr,
+	&dev_attr_pcie_gen4_downspeed_status.attr,
+	NULL,
+};
+
+static void xe_device_sysfs_fini(void *arg)
+{
+	struct xe_device *xe = arg;
+
+	if (xe->info.platform == XE_BATTLEMAGE)
+		sysfs_remove_files(&xe->drm.dev->kobj, pcie_gen4_downspeed_attrs);
+}
+
+int xe_device_sysfs_init(struct xe_device *xe)
+{
+	struct device *dev = xe->drm.dev;
+	int ret;
+
+	if (xe->info.platform == XE_BATTLEMAGE) {
+		ret = sysfs_create_files(&dev->kobj, pcie_gen4_downspeed_attrs);
+		if (ret)
+			return ret;
+	}
+
+	return devm_add_action_or_reset(dev, xe_device_sysfs_fini, xe);
+}
diff --git a/drivers/gpu/drm/xe/xe_device_sysfs.h b/drivers/gpu/drm/xe/xe_device_sysfs.h
index 2c1fabdba9e4..b557db0a6023 100644
--- a/drivers/gpu/drm/xe/xe_device_sysfs.h
+++ b/drivers/gpu/drm/xe/xe_device_sysfs.h
@@ -9,5 +9,6 @@
 struct xe_device;
 
 int xe_pm_sysfs_init(struct xe_device *xe);
+int xe_device_sysfs_init(struct xe_device *xe);
 
 #endif
diff --git a/drivers/gpu/drm/xe/xe_pcode_api.h b/drivers/gpu/drm/xe/xe_pcode_api.h
index e622ae17f08d..101e3e6ecafc 100644
--- a/drivers/gpu/drm/xe/xe_pcode_api.h
+++ b/drivers/gpu/drm/xe/xe_pcode_api.h
@@ -34,6 +34,7 @@
 #define   DGFX_PCODE_STATUS		0x7E
 #define     DGFX_GET_INIT_STATUS	0x0
 #define     DGFX_INIT_STATUS_COMPLETE	0x1
+#define     DGFX_PCIE4_DOWNSPEED_STATUS	REG_BIT(31)
 
 #define   PCODE_POWER_SETUP			0x7C
 #define     POWER_SETUP_SUBCOMMAND_READ_I1	0x4
@@ -66,6 +67,10 @@
 /* Auxiliary info bits */
 #define   AUXINFO_HISTORY_OFFSET	REG_GENMASK(31, 29)
 
+#define BMG_PCIE4_CAP			XE_REG(0x138340)
+#define   PCIE4_DOWNSPEED		REG_GENMASK(1, 0)
+#define     DOWNSPEED_CAPABLE		2
+
 struct pcode_err_decode {
 	int errno;
 	const char *str;
-- 
2.34.1



More information about the Intel-xe mailing list