[Mesa-dev] [PATCH v2 10/27] i965/blorp: Set up HiZ surfaces up-front

Pohjolainen, Topi topi.pohjolainen at intel.com
Sat Jul 30 07:01:07 UTC 2016


On Fri, Jul 29, 2016 at 06:59:44AM -0700, Jason Ekstrand wrote:
>    On Jul 29, 2016 2:26 AM, "Pohjolainen, Topi"
>    <[1]topi.pohjolainen at intel.com> wrote:
>    >
>    > On Tue, Jul 26, 2016 at 03:11:14PM -0700, Jason Ekstrand wrote:
>    > > ---
>    > >  src/mesa/drivers/dri/i965/brw_blorp.c  | 59
>    +++++++++++++++++++++++++++++-----
>    > >  src/mesa/drivers/dri/i965/brw_blorp.h  |  2 --
>    > >  src/mesa/drivers/dri/i965/gen6_blorp.c | 19 +++--------
>    > >  src/mesa/drivers/dri/i965/gen7_blorp.c | 10 +++---
>    > >  4 files changed, 59 insertions(+), 31 deletions(-)
>    > >
>    > > diff --git a/src/mesa/drivers/dri/i965/brw_blorp.c
>    b/src/mesa/drivers/dri/i965/brw_blorp.c
>    > > index 97eddf9..47801f0 100644
>    > > --- a/src/mesa/drivers/dri/i965/brw_blorp.c
>    > > +++ b/src/mesa/drivers/dri/i965/brw_blorp.c
>    > > @@ -105,6 +105,28 @@ blorp_get_image_offset_sa(struct isl_device
>    *dev, const struct isl_surf *surf,
>    > >     }
>    > >  }
>    > >
>    > > +static void
>    > > +apply_gen6_stencil_hiz_offset(struct isl_surf *surf,
>    > > +                              struct intel_mipmap_tree *mt,
>    > > +                              uint32_t lod,
>    > > +                              uint32_t *offset)
>    > > +{
>    > > +   assert(mt->array_layout == ALL_SLICES_AT_EACH_LOD);
>    > > +
>    > > +   *offset = intel_miptree_get_aligned_offset(mt,
>    > > +
>    mt->level[lod].level_x,
>    > > +
>    mt->level[lod].level_y,
>    > > +                                              false);
>    > > +
>    > > +   surf->logical_level0_px.width =
>    minify(surf->logical_level0_px.width, lod);
>    > > +   surf->logical_level0_px.height =
>    minify(surf->logical_level0_px.height, lod);
>    > > +   surf->phys_level0_sa.width = minify(surf->phys_level0_sa.width,
>    lod);
>    > > +   surf->phys_level0_sa.height =
>    minify(surf->phys_level0_sa.height, lod);
>    > > +   surf->levels = 1;
>    > > +   surf->array_pitch_el_rows =
>    > > +      ALIGN(surf->phys_level0_sa.height,
>    surf->image_alignment_el.height);
>    > > +}
>    > > +
>    > >  void
>    > >  brw_blorp_surface_info_init(struct brw_context *brw,
>    > >                              struct brw_blorp_surface_info *info,
>    > > @@ -125,7 +147,6 @@ brw_blorp_surface_info_init(struct brw_context
>    *brw,
>    > >
>    > >     intel_miptree_check_level_layer(mt, level, layer);
>    > >
>    > > -   info->mt = mt;
>    > >     if (is_render_target)
>    > >        intel_miptree_used_for_rendering(mt);
>    > >
>    > > @@ -133,21 +154,43 @@ brw_blorp_surface_info_init(struct
>    brw_context *brw,
>    > >     info->bo = mt->bo;
>    > >     info->offset = mt->offset;
>    > >
>    > > -   if (mt->mcs_mt) {
>    > > -      intel_miptree_get_aux_isl_surf(brw, mt, &info->aux_surf,
>    > > -                                     &info->aux_usage);
>    > > -      info->aux_bo = mt->mcs_mt->bo;
>    > > -      info->aux_offset = mt->mcs_mt->offset;
>    > > -
>    > > +   intel_miptree_get_aux_isl_surf(brw, mt, &info->aux_surf,
>    > > +                                  &info->aux_usage);
>    > > +   if (info->aux_usage != ISL_AUX_USAGE_NONE) {
>    > >        /* We only really need a clear color if we also have an
>    auxiliary
>    > >         * surface.  Without one, it does nothing.
>    > >         */
>    > >        info->clear_color = intel_miptree_get_isl_clear_color(brw,
>    mt);
>    > > +
>    > > +      if (mt->mcs_mt) {
>    > > +         info->aux_bo = mt->mcs_mt->bo;
>    > > +         info->aux_offset = mt->mcs_mt->offset;
>    > > +      } else {
>    > > +         assert(info->aux_usage == ISL_AUX_USAGE_HIZ);
>    > > +         struct intel_mipmap_tree *hiz_mt = mt->hiz_buf->mt;
>    > > +         if (hiz_mt) {
>    > > +            info->aux_bo = hiz_mt->bo;
>    > > +            if (hiz_mt->array_layout == ALL_SLICES_AT_EACH_LOD) {
>    >
>    > Otherwise the patch looks good, I'm only wondering aren't we taking
>    this
>    > path now also for gen7?
> 
>    The only platform that needs this hack is Sandy Bridge which supports
>    layered rendering but not multi-LOD HiZ.

Yes, that is my understanding also. It just looks to me that gen7 will take
this path also. The conditions above don't check for gen. Or am I missing
something else?

> 
>    > > +               /* gen6 requires the HiZ buffer to be manually
>    offset to the
>    > > +                * right location.  We could fixup the surf but it
>    doesn't
>    > > +                * matter since most of those fields don't matter.
>    > > +                */
>    > > +               apply_gen6_stencil_hiz_offset(&info->aux_surf,
>    hiz_mt, level,
>    > > +                                             &info->aux_offset);
>    > > +            } else {
>    > > +               info->aux_offset = 0;
>    > > +            }
>    > > +            assert(hiz_mt->pitch == info->aux_surf.row_pitch);
>    > > +         } else {
>    > > +            info->aux_bo = mt->hiz_buf->bo;
>    > > +            info->aux_offset = 0;
>    > > +         }
>    > > +      }
>    > >     } else {
>    > > -      info->aux_usage = ISL_AUX_USAGE_NONE;
>    > >        info->aux_bo = NULL;
>    > >        info->aux_offset = 0;
>    > >     }
>    > > +   assert((info->aux_usage == ISL_AUX_USAGE_NONE) == (info->aux_bo
>    == NULL));
>    > >
>    > >     info->view = (struct isl_view) {
>    > >        .usage = is_render_target ? ISL_SURF_USAGE_RENDER_TARGET_BIT
>    :
>    > > diff --git a/src/mesa/drivers/dri/i965/brw_blorp.h
>    b/src/mesa/drivers/dri/i965/brw_blorp.h
>    > > index d747880..95a6257 100644
>    > > --- a/src/mesa/drivers/dri/i965/brw_blorp.h
>    > > +++ b/src/mesa/drivers/dri/i965/brw_blorp.h
>    > > @@ -69,8 +69,6 @@ enum {
>    > >
>    > >  struct brw_blorp_surface_info
>    > >  {
>    > > -   struct intel_mipmap_tree *mt;
>    > > -
>    > >     struct isl_surf surf;
>    > >     drm_intel_bo *bo;
>    > >     uint32_t offset;
>    > > diff --git a/src/mesa/drivers/dri/i965/gen6_blorp.c
>    b/src/mesa/drivers/dri/i965/gen6_blorp.c
>    > > index 6f3073b..8aeaf61 100644
>    > > --- a/src/mesa/drivers/dri/i965/gen6_blorp.c
>    > > +++ b/src/mesa/drivers/dri/i965/gen6_blorp.c
>    > > @@ -759,23 +759,12 @@ gen6_blorp_emit_depth_stencil_config(struct
>    brw_context *brw,
>    > >
>    > >     /* 3DSTATE_HIER_DEPTH_BUFFER */
>    > >     {
>    > > -      struct intel_mipmap_tree *hiz_mt =
>    params->depth.mt->hiz_buf->mt;
>    > > -      uint32_t offset = 0;
>    > > -
>    > > -      if (hiz_mt->array_layout == ALL_SLICES_AT_EACH_LOD) {
>    > > -         const unsigned lod = params->depth.view.base_level;
>    > > -         offset = intel_miptree_get_aligned_offset(hiz_mt,
>    > > -
>    hiz_mt->level[lod].level_x,
>    > > -
>    hiz_mt->level[lod].level_y,
>    > > -                                                   false);
>    > > -      }
>    > > -
>    > >        BEGIN_BATCH(3);
>    > >        OUT_BATCH((_3DSTATE_HIER_DEPTH_BUFFER << 16) | (3 - 2));
>    > > -      OUT_BATCH(hiz_mt->pitch - 1);
>    > > -      OUT_RELOC(hiz_mt->bo,
>    > > +      OUT_BATCH(params->depth.aux_surf.row_pitch - 1);
>    > > +      OUT_RELOC(params->depth.aux_bo,
>    > >                  I915_GEM_DOMAIN_RENDER, I915_GEM_DOMAIN_RENDER,
>    > > -                offset);
>    > > +                params->depth.aux_offset);
>    > >        ADVANCE_BATCH();
>    > >     }
>    > >
>    > > @@ -835,7 +824,7 @@ gen6_blorp_emit_clear_params(struct brw_context
>    *brw,
>    > >     OUT_BATCH(_3DSTATE_CLEAR_PARAMS << 16 |
>    > >            GEN5_DEPTH_CLEAR_VALID |
>    > >            (2 - 2));
>    > > -   OUT_BATCH(params->[2]depth.mt ?
>    params->depth.mt->depth_clear_value : 0);
>    > > +   OUT_BATCH(params->depth.clear_color.u32[0]);
>    > >     ADVANCE_BATCH();
>    > >  }
>    > >
>    > > diff --git a/src/mesa/drivers/dri/i965/gen7_blorp.c
>    b/src/mesa/drivers/dri/i965/gen7_blorp.c
>    > > index 0ca1a7b..43dea3e 100644
>    > > --- a/src/mesa/drivers/dri/i965/gen7_blorp.c
>    > > +++ b/src/mesa/drivers/dri/i965/gen7_blorp.c
>    > > @@ -529,15 +529,13 @@ gen7_blorp_emit_depth_stencil_config(struct
>    brw_context *brw,
>    > >
>    > >     /* 3DSTATE_HIER_DEPTH_BUFFER */
>    > >     {
>    > > -      struct intel_miptree_aux_buffer *hiz_buf =
>    params->depth.mt->hiz_buf;
>    > > -
>    > >        BEGIN_BATCH(3);
>    > >        OUT_BATCH((GEN7_3DSTATE_HIER_DEPTH_BUFFER << 16) | (3 - 2));
>    > >        OUT_BATCH((mocs << 25) |
>    > > -                (hiz_buf->pitch - 1));
>    > > -      OUT_RELOC(hiz_buf->bo,
>    > > +                (params->depth.aux_surf.row_pitch - 1));
>    > > +      OUT_RELOC(params->depth.aux_bo,
>    > >                  I915_GEM_DOMAIN_RENDER, I915_GEM_DOMAIN_RENDER,
>    > > -                0);
>    > > +                params->depth.aux_offset);
>    > >        ADVANCE_BATCH();
>    > >     }
>    > >
>    > > @@ -595,7 +593,7 @@ gen7_blorp_emit_clear_params(struct brw_context
>    *brw,
>    > >  {
>    > >     BEGIN_BATCH(3);
>    > >     OUT_BATCH(GEN7_3DSTATE_CLEAR_PARAMS << 16 | (3 - 2));
>    > > -   OUT_BATCH(params->[3]depth.mt ?
>    params->depth.mt->depth_clear_value : 0);
>    > > +   OUT_BATCH(params->depth.clear_color.u32[0]);
>    > >     OUT_BATCH(GEN7_DEPTH_CLEAR_VALID);
>    > >     ADVANCE_BATCH();
>    > >  }
>    > > --
>    > > 2.5.0.400.gff86faf
>    > >
>    > > _______________________________________________
>    > > mesa-dev mailing list
>    > > [4]mesa-dev at lists.freedesktop.org
>    > > [5]https://lists.freedesktop.org/mailman/listinfo/mesa-dev
> 
> References
> 
>    1. mailto:topi.pohjolainen at intel.com
>    2. http://depth.mt/
>    3. http://depth.mt/
>    4. mailto:mesa-dev at lists.freedesktop.org
>    5. https://lists.freedesktop.org/mailman/listinfo/mesa-dev


More information about the mesa-dev mailing list