[Bug 98352] [ctg bat] igt at kms_flip@basic-flip-vs-wf_vblank

bugzilla-daemon at freedesktop.org bugzilla-daemon at freedesktop.org
Mon Oct 24 10:03:33 UTC 2016


https://bugs.freedesktop.org/show_bug.cgi?id=98352

--- Comment #2 from Ville Syrjala <ville.syrjala at linux.intel.com> ---
The problem on this machine seems to be that the clock is about .6% off,
whereas the test will accept a deviation up to .5%.

I also have a VLV machine with DSI that suffers from a similar problem. I think
for internal panels the best solution might be for the kernel to fix up the
reported clock for the fixed mode. Not sure what we'd do about the EDID though,
assuming the the panel has one and the difference in the clocks would be large
enough to be visible in the EDID timings. And of course not all modes coming
from the EDID even have actual detailed timing descriptors.

-- 
You are receiving this mail because:
You are the assignee for the bug.
-------------- next part --------------
An HTML attachment was scrubbed...
URL: <https://lists.freedesktop.org/archives/dri-devel/attachments/20161024/4dfa9c32/attachment.html>


More information about the dri-devel mailing list