[Intel-gfx] [PATCH 5/5] drm/i915: Get proper min cdclk if vDSC enabled
Kulkarni, Vandita
vandita.kulkarni at intel.com
Tue Jul 20 12:46:41 UTC 2021
> -----Original Message-----
> From: Lee, Shawn C <shawn.c.lee at intel.com>
> Sent: Monday, July 19, 2021 12:52 PM
> To: intel-gfx at lists.freedesktop.org
> Cc: Lee, Shawn C <shawn.c.lee at intel.com>; Ville Syrjala
> <ville.syrjala at linux.intel.com>; Jani Nikula <jani.nikula at linux.intel.com>;
> Kulkarni, Vandita <vandita.kulkarni at intel.com>; Chiou, Cooper
> <cooper.chiou at intel.com>; Tseng, William <william.tseng at intel.com>
> Subject: [PATCH 5/5] drm/i915: Get proper min cdclk if vDSC enabled
>
> VDSC engine can process only 1 pixel per Cd clock. In case VDSC is used and
> max slice count == 1, max supported pixel clock should be 100% of CD clock.
> Then do min_cdclk and pixel clock comparison to get proper min cdclk.
>
> Cc: Ville Syrjala <ville.syrjala at linux.intel.com>
> Cc: Jani Nikula <jani.nikula at linux.intel.com>
> Cc: Vandita Kulkarni <vandita.kulkarni at intel.com>
> Cc: Cooper Chiou <cooper.chiou at intel.com>
> Cc: William Tseng <william.tseng at intel.com>
> Signed-off-by: Lee Shawn C <shawn.c.lee at intel.com>
> ---
> drivers/gpu/drm/i915/display/intel_cdclk.c | 12 ++++++++++++
> 1 file changed, 12 insertions(+)
>
> diff --git a/drivers/gpu/drm/i915/display/intel_cdclk.c
> b/drivers/gpu/drm/i915/display/intel_cdclk.c
> index 71067a62264d..c33d574eb991 100644
> --- a/drivers/gpu/drm/i915/display/intel_cdclk.c
> +++ b/drivers/gpu/drm/i915/display/intel_cdclk.c
> @@ -2159,6 +2159,18 @@ int intel_crtc_compute_min_cdclk(const struct
> intel_crtc_state *crtc_state)
> /* Account for additional needs from the planes */
> min_cdclk = max(intel_planes_min_cdclk(crtc_state), min_cdclk);
>
> + /*
> + * VDSC engine can process only 1 pixel per Cd clock.
> + * In case VDSC is used and max slice count == 1,
> + * max supported pixel clock should be 100% of CD clock.
> + * Then do min_cdclk and pixel clock comparison to get cdclk.
> + */
> + if (DISPLAY_VER(dev_priv) >= 11 &&
I think you could just check for dsc enable and slice count ==1.
Also better to have a check if crtc_clock exceeds dev_priv->max_cdclk_freq in dsi_dsc compute_config as well.
and return -EINVAL .
-Vandita
> + intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
> + crtc_state->dsc.compression_enable &&
> + crtc_state->dsc.slice_count == 1)
> + min_cdclk = max(min_cdclk, (int)crtc_state->pixel_rate);
> +
> /*
> * HACK. Currently for TGL platforms we calculate
> * min_cdclk initially based on pixel_rate divided
> --
> 2.17.1
More information about the Intel-gfx
mailing list